User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 983
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMSYNCFR Details
Register (ptm) ETMIDR
Register ETMIDR Details
Register (ptm) ETMCCER
Field Name Bits Type Reset Value Description
SyncFreq 11:2 rw 0x100 Synchronization frequency
reserved 1:0 ro 0x0 Reserved
Name ETMIDR
Relative Address 0x000001E4
Absolute Address debug_cpu_ptm0: 0xF889C1E4
debug_cpu_ptm1: 0xF889D1E4
Width 32 bits
Access Type ro
Reset Value 0x411CF301
Description ID Register
Field Name Bits Type Reset Value Description
ImplCode 31:24 ro 0x41 Implementor code. The field reads 0x41, ASCII
code for A, indicating ARM Limited.
reserved 23:21 ro 0x0 Reserved
reserved 20 ro 0x1 Reserved, RAO
SecExtSupp 19 ro 0x1 Support for security extensions.
Thumb32Supp 18 ro 0x1 Support for 32-bit Thumb instructions.
reserved 17:16 ro 0x0 Reserved
Reserved_F 15:12 ro 0xF Reserved, 0b1111
MajorVer 11:8 ro 0x3 Major architecture version number, 0b0011
MinorVer 7:4 ro 0x0 Minor architecture version number, 0b0000
ImplRev 3:0 ro 0x1 Implementation revision.
Name ETMCCER
Relative Address 0x000001E8
Absolute Address debug_cpu_ptm0: 0xF889C1E8
debug_cpu_ptm1: 0xF889D1E8
Width 26 bits