User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 984
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register ETMCCER Details
Register (ptm) ETMEXTINSELR
Register ETMEXTINSELR Details
Access Type ro
Reset Value 0x000008EA
Description Configuration Code Extension Register
Field Name Bits Type Reset Value Description
BarrTS 25 ro 0x0 Timestamps are not generated for DMB/DSB
BarrWP 24 ro 0x0 DMB/DSB instructions are not treated as
waypoints.
RetStack 23 ro 0x0 Return stack implemented.
Timestamp 22 ro 0x0 Timestamping implemented.
reserved 21:16 ro 0x0 Reserved
InstrumRes 15:13 ro 0x0 Specifies the number of instrumentation
resources.
Reserved_1 12 ro 0x0 Reserved, RAO
RegReads 11 ro 0x1 Indicates that all registers, except some
Integration Test Registers, are readable.
ExtInSize 10:3 ro 0x1D Specifies the size of the extended external input
bus, 29.
ExtInSel 2:0 ro 0x2 Specifies the number of extended external input
selectors, 2.
Name ETMEXTINSELR
Relative Address 0x000001EC
Absolute Address debug_cpu_ptm0: 0xF889C1EC
debug_cpu_ptm1: 0xF889D1EC
Width 14 bits
Access Type rw
Reset Value 0x00000000
Description Extended External Input Selection Register
Field Name Bits Type Reset Value Description
ExtInSel2 13:8 rw 0x0 Second extended external input selector
reserved 7:6 rw 0x0 Reserved
ExtInSel1 5:0 rw 0x0 First extended external input selector