User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 985
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ptm) ETMAUXCR
Register ETMAUXCR Details
Name ETMAUXCR
Relative Address 0x000001FC
Absolute Address debug_cpu_ptm0: 0xF889C1FC
debug_cpu_ptm1: 0xF889D1FC
Width 4 bits
Access Type rw
Reset Value 0x00000000
Description Auxiliary Control Register
Field Name Bits Type Reset Value Description
ForceSyncInsert 3 rw 0x0 Force insertion of synchronization packets,
regardless of current trace activity.
Possible values for this bit are:
b0 = Synchronization packets delayed when trace
activity is high. This is the reset value.
b1 = Synchronization packets inserted regardless
of trace activity.
This bit might be set if synchronization packets
occur too far apart. Setting this bit might cause the
trace FIFO to overflow more frequently when
trace activity is high.
DisableWPUpdate 2 rw 0x0 Specifies whether the PTM issues waypoint
update packets if there are more than 4096 bytes
between waypoints. Possible values for this bit
are:
b0 = PTM always issues update packets if there
are more than 4096 bytes between waypoints.
This is the reset value.
b1 = PTM does not issue waypoint update packets
unless required to do so as the result of an
exception or debug entry.