User manual

Table Of Contents
Zynq-7000 AP SoC Technical Reference Manual www.xilinx.com 991
UG585 (v1.11) September 27, 2016
Appendix B: Register Details
Register (ptm) ETMITCTRL
Register ETMITCTRL Details
Register (ptm) CTSR
AFREADYM 1 wo 0x0 Drives the AFREADYM output
ATVALIDM 0 wo 0x0 Drives the ATVALIDM output
Name ETMITCTRL
Relative Address 0x00000F00
Absolute Address debug_cpu_ptm0: 0xF889CF00
debug_cpu_ptm1: 0xF889DF00
Width 1 bits
Access Type rw
Reset Value 0x00000000
Description Integration Mode Control Register
Field Name Bits Type Reset Value Description
Field Name Bits Type Reset Value Description
0 rw 0x0 Enable Integration Test registers.
Before entering integration mode, the PTM must
be powered up and in programming mode.
THis means bit 0 of the Main Control Register is
set to 0, and bit 10 of the Main Control Register ist
set 1.
After leaving integration mode, the PTM must be
reset before attempting to perform tracing.
Name CTSR
Relative Address 0x00000FA0
Absolute Address debug_cpu_ptm0: 0xF889CFA0
debug_cpu_ptm1: 0xF889DFA0
Width 8 bits
Access Type rw
Reset Value 0x000000FF
Description Claim Tag Set Register