Product Specs

Table Of Contents
25 RTC Real-time counter
Page
250
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
F
0
18
E
0
17
D
0
16
C
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
E
RW COMPARE2
Write '1' to Enable interrupt for COMPARE[2] event
See EVENTS_COMPARE[2]
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
F
RW COMPARE3
Write '1' to Enable interrupt for COMPARE[3] event
Set
1
See EVENTS_COMPARE[3]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
25.10.2 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
F
0
18
E
0
17
D
0
16
C
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
TICK
Write '1' to Disable interrupt for TICK event
See EVENTS_TICK
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
OVRFLW
Write '1' to Disable interrupt for OVRFLW event
Clear
1
See EVENTS_OVRFLW
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
COMPARE0
Write '1' to Disable interrupt for COMPARE[0] event
Clear
1
See EVENTS_COMPARE[0]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
COMPARE1
Write '1' to Disable interrupt for COMPARE[1] event
Clear
1
See EVENTS_COMPARE[1]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
E
RW
COMPARE2
Write '1' to Disable interrupt for COMPARE[2] event
Clear
1
See EVENTS_COMPARE[2]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
F
RW
COMPARE3
Write '1' to Disable interrupt for COMPARE[3] event
Clear
1
See EVENTS_COMPARE[3]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled