Product Specs

Table Of Contents
29 CCM AES CCM mode encryption
Page
273
29.9.2 INTENSET
Address offset: 0x304
Enable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
ENDKSGEN
Write '1' to Enable interrupt for ENDKSGEN event
See EVENTS_ENDKSGEN
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
ENDCRYPT
Write '1' to Enable interrupt for ENDCRYPT event
Set
1
See EVENTS_ENDCRYPT
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
ERROR
Write '1' to Enable interrupt for ERROR event
See EVENTS_ERROR
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
29.9.3 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
ENDKSGEN
Write '1' to Disable interrupt for ENDKSGEN event
See EVENTS_ENDKSGEN
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
ENDCRYPT
Write '1' to Disable interrupt for ENDCRYPT event
Clear
1
See EVENTS_ENDCRYPT
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
ERROR
Write '1' to Disable interrupt for ERROR event
See EVENTS_ERROR
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
29.9.4 MICSTATUS
Address offset: 0x400
MIC check result