Product Specs

Table Of Contents
31 SPIM Serial peripheral interface master with
EasyDMA
Page
286
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
E
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
D
0
7
0
6
C
0
5
0
4
B
0
3
0
2
0
1
A
0
0
0
Id RW Field
Value Id
Value
Description
A
RW
STOPPED
Write '1' to Enable interrupt for STOPPED event
See EVENTS_STOPPED
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
ENDRX
Write '1' to Enable interrupt for ENDRX event
Set
1
See EVENTS_ENDRX
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
END
Write '1' to Enable interrupt for END event
Set
1
See EVENTS_END
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
ENDTX
Write '1' to Enable interrupt for ENDTX event
Set
1
See EVENTS_ENDTX
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
E
RW
STARTED
Write '1' to Enable interrupt for STARTED event
See EVENTS_STARTED
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
31.6.3 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
E
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
D
0
7
0
6
C
0
5
0
4
B
0
3
0
2
0
1
A
0
0
0
Id RW Field
Value Id
Value
Description
A
RW
STOPPED
Write '1' to Disable interrupt for STOPPED event
See EVENTS_STOPPED
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
ENDRX
Write '1' to Disable interrupt for ENDRX event
Clear
1
See EVENTS_ENDRX
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
END
Write '1' to Disable interrupt for END event
Clear
1
See EVENTS_END
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
ENDTX
Write '1' to Disable interrupt for ENDTX event
See EVENTS_ENDTX