Product Specs

Table Of Contents
31 SPIM Serial peripheral interface master with
EasyDMA
Page
291
t
CSCK
t
WHSCK
t
WLSCK
t
RSCK
t
FSCK
t
SUMI
t
HMI
MSb
LSb
t
VMO
t
HMO
MSb
LSb
t
SPIM,FSCK,LD
SCK fall time, low drive
a
t
RF,25pF
t
SPIM,SUMI
MISO to CLK edge setup time 19 ns
Symbol
Description
Min.
Typ.
Max.
Units
t
SPIM,RSCK,LD
SCK rise time, low drive
a
t
RF,25pF
t
SPIM,RSCK,HD
SCK rise time, high drive
a
t
HRF,25pF
t
SPIM,FSCK,HD
SCK fall time, high drive
a
t
HRF,25pF
t
SPIM,WHSCK
SCK high time
a
(0.5*t
CSCK
)
t
RSCK
t
SPIM,WLSCK
SCK low time
a
(0.5*t
CSCK
)
t
FSCK
t
SPIM,HMI
CLK edge to MISO hold time 18 ns
t
SPIM,VMO
CLK edge to MOSI valid 59 ns
t
SPIM,HMO
MOSI hold time after CLK edge 20 ns
CPOL=0
CPHA=0
CPOL=1
CPHA=0
CPOL=0
CPHA=1
CPOL=1
CPHA=1
MISO (in)
MOSI (out)
Figure 72: SPIM timing diagram
a
At 25pF load, including GPIO pin capacitance, see GPIO spec.
SCK (out)