Product Specs

Table Of Contents
33 TWIM I
2
C compatible two-wire interface
master with EasyDMA
Page
313
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
J
0
23 22 21 20
I H
0 0 0 0
19
G
0
18
F
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
D
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
A
0
0
0
Id RW Field
Value Id
Value
Description
A
RW
STOPPED
Write '1' to Enable interrupt for STOPPED event
See EVENTS_STOPPED
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
ERROR
Write '1' to Enable interrupt for ERROR event
Set
1
See EVENTS_ERROR
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
F
RW
SUSPENDED
Write '1' to Enable interrupt for SUSPENDED event
Set
1
See EVENTS_SUSPENDED
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
G
RW
RXSTARTED
Write '1' to Enable interrupt for RXSTARTED event
Set
1
See EVENTS_RXSTARTED
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
H
RW
TXSTARTED
Write '1' to Enable interrupt for TXSTARTED event
Set
1
See EVENTS_TXSTARTED
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
I
RW
LASTRX
Write '1' to Enable interrupt for LASTRX event
Set
1
See EVENTS_LASTRX
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
J
RW
LASTTX
Write '1' to Enable interrupt for LASTTX event
See EVENTS_LASTTX
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
33.8.4 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
J
0
23 22 21 20
I H
0 0 0 0
19
G
0
18
F
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
D
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
A
0
0
0
Id RW Field
Value Id
Value
Description
A RW STOPPED
Write '1' to Disable interrupt for STOPPED event
See EVENTS_STOPPED
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D RW ERROR
Write '1' to Disable interrupt for ERROR event
See EVENTS_ERROR