Product Specs

Table Of Contents
33 TWIM I
2
C compatible two-wire interface
master with EasyDMA
Page
314
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
J
0
23 22 21 20 19
I H G
0 0 0 0 0
18
F
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
D
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
A
0
0
0
Id RW Field
Value Id
Value
Description
Clear
Disabled
Enabled
1
0
1
Disable
Read: Disabled
Read: Enabled
F
RW
SUSPENDED
Write '1' to Disable interrupt for SUSPENDED event
See EVENTS_SUSPENDED
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
G
RW
RXSTARTED
Write '1' to Disable interrupt for RXSTARTED event
Clear
1
See EVENTS_RXSTARTED
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
H
RW
TXSTARTED
Write '1' to Disable interrupt for TXSTARTED event
Clear
1
See EVENTS_TXSTARTED
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
I
RW
LASTRX
Write '1' to Disable interrupt for LASTRX event
Clear
1
See EVENTS_LASTRX
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
J
RW
LASTTX
Write '1' to Disable interrupt for LASTTX event
See EVENTS_LASTTX
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
33.8.5 ERRORSRC
Address offset: 0x4C4
Error source
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
OVERRUN
Overrun error
A new byte was received before previous byte got transferred
into RXD buffer. (Previous data is lost)
NotReceived
0
Error did not occur
Received
1
Error occurred
B
RW
ANACK
NACK received after sending the address (write '1' to clear)
NotReceived
0
Error did not occur
Received
1
Error occurred
C
RW
DNACK
NACK received after sending a data byte (write '1' to clear)
NotReceived
0
Error did not occur
Received
1
Error occurred
33.8.6 ENABLE
Address offset: 0x500