Product Specs

Table Of Contents
35 UARTE Universal asynchronous receiver/
transmitter with EasyDMA
Page
338
Register
Offset
Description
ERRORSRC
0x480
Error source
ENABLE
0x500
Enable UART
PSEL.RTS
0x508
Pin select for RTS signal
PSEL.TXD
0x50C
Pin select for TXD signal
PSEL.CTS
0x510
Pin select for CTS signal
PSEL.RXD
0x514
Pin select for RXD signal
BAUDRATE
0x524
Baud rate. Accuracy depends on the HFCLK source selected.
RXD.PTR
0x534
Data pointer
RXD.MAXCNT
0x538
Maximum number of bytes in receive buffer
RXD.AMOUNT
0x53C
Number of bytes transferred in the last transaction
TXD.PTR
0x544
Data pointer
TXD.MAXCNT
0x548
Maximum number of bytes in transmit buffer
TXD.AMOUNT
0x54C
Number of bytes transferred in the last transaction
CONFIG
0x56C
Configuration of parity and hardware flow control
35.10.1 SHORTS
Address offset: 0x200
Shortcut register
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
D
0
5
C
0
4
0
3
0
2
0
1
0
0
0
Id RW Field
Value Id
Value
Description
C RW ENDRX_STARTRX
Shortcut between ENDRX event and STARTRX task
See EVENTS_ENDRX and TASKS_STARTRX
Disabled
0
Disable shortcut
Enabled
1
Enable shortcut
D RW ENDRX_STOPRX
Shortcut between ENDRX event and STOPRX task
Disabled
0
See EVENTS_ENDRX and TASKS_STOPRX
Disable shortcut
Enabled
1
Enable shortcut
35.10.2 INTEN
Address offset: 0x300
Enable or disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
L J
0 0 0 0
19
I
0
18
0
17
H
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
G
0
8
F
0
7
E
0
6
0
5
0
4
D
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
CTS
Enable or disable interrupt for CTS event
See EVENTS_CTS
Disabled
0
Disable
Enabled
1
Enable
B
RW
NCTS
Enable or disable interrupt for NCTS event
Disabled
0
See EVENTS_NCTS
Disable
Enabled
1
Enable
C
RW
RXDRDY
Enable or disable interrupt for RXDRDY event
Disabled
0
See EVENTS_RXDRDY
Disable
Enabled
1
Enable
D
RW
ENDRX
Enable or disable interrupt for ENDRX event
See EVENTS_ENDRX