Product Specs

Table Of Contents
35 UARTE Universal asynchronous receiver/
transmitter with EasyDMA
Page
339
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
L J
0 0 0 0
19
I
0
18
0
17
H
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
G
0
8
F
0
7
E
0
6
0
5
0
4
D
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Disabled
Enabled
0
1
Disable
Enable
E
RW
TXDRDY
Enable or disable interrupt for TXDRDY event
See EVENTS_TXDRDY
Disabled
0
Disable
Enabled
1
Enable
F
RW
ENDTX
Enable or disable interrupt for ENDTX event
Disabled
0
See EVENTS_ENDTX
Disable
Enabled
1
Enable
G
RW
ERROR
Enable or disable interrupt for ERROR event
Disabled
0
See EVENTS_ERROR
Disable
Enabled
1
Enable
H
RW
RXTO
Enable or disable interrupt for RXTO event
Disabled
0
See EVENTS_RXTO
Disable
Enabled
1
Enable
I
RW
RXSTARTED
Enable or disable interrupt for RXSTARTED event
Disabled
0
See EVENTS_RXSTARTED
Disable
Enabled
1
Enable
J
RW
TXSTARTED
Enable or disable interrupt for TXSTARTED event
Disabled
0
See EVENTS_TXSTARTED
Disable
Enabled
1
Enable
L
RW
TXSTOPPED
Enable or disable interrupt for TXSTOPPED event
See EVENTS_TXSTOPPED
Disabled
0
Disable
Enabled
1
Enable
35.10.3 INTENSET
Address offset: 0x304
Enable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
L J
0 0 0 0
19
I
0
18
0
17
H
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
G
0
8
F
0
7
E
0
6
0
5
0
4
D
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
CTS
Write '1' to Enable interrupt for CTS event
See EVENTS_CTS
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
NCTS
Write '1' to Enable interrupt for NCTS event
Set
1
See EVENTS_NCTS
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
RXDRDY
Write '1' to Enable interrupt for RXDRDY event