Product Specs

Table Of Contents
35 UARTE Universal asynchronous receiver/
transmitter with EasyDMA
Page
340
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
L J
0 0 0 0
19
I
0
18
0
17
H
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
G
0
8
F
0
7
E
0
6
0
5
0
4
D
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Set
1
See EVENTS_RXDRDY
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
ENDRX
Write '1' to Enable interrupt for ENDRX event
Set
1
See EVENTS_ENDRX
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
E
RW
TXDRDY
Write '1' to Enable interrupt for TXDRDY event
Set
1
See EVENTS_TXDRDY
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
F
RW
ENDTX
Write '1' to Enable interrupt for ENDTX event
Set
1
See EVENTS_ENDTX
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
G
RW
ERROR
Write '1' to Enable interrupt for ERROR event
Set
1
See EVENTS_ERROR
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
H
RW
RXTO
Write '1' to Enable interrupt for RXTO event
Set
1
See EVENTS_RXTO
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
I
RW
RXSTARTED
Write '1' to Enable interrupt for RXSTARTED event
Set
1
See EVENTS_RXSTARTED
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
J
RW
TXSTARTED
Write '1' to Enable interrupt for TXSTARTED event
Set
1
See EVENTS_TXSTARTED
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
L
RW
TXSTOPPED
Write '1' to Enable interrupt for TXSTOPPED event
See EVENTS_TXSTOPPED
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
35.10.4 INTENCLR
Address offset: 0x308
Disable interrupt