Product Specs

Table Of Contents
35 UARTE Universal asynchronous receiver/
transmitter with EasyDMA
Page
342
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
L J
0 0 0 0
19
I
0
18
0
17
H
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
G
0
8
F
0
7
E
0
6
0
5
0
4
D
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
See EVENTS_TXSTOPPED
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
35.10.5 ERRORSRC
Address offset: 0x480
Error source
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
OVERRUN
Overrun error
NotPresent
0
A start bit is received while the previous data still lies in RXD.
(Previous data is lost.)
Read: error not present
Present
1
Read: error present
B
RW
PARITY
Parity error
NotPresent
0
A character with bad parity is received, if HW parity check is
enabled.
Read: error not present
Present
1
Read: error present
C
RW
FRAMING
Framing error occurred
NotPresent
0
A valid stop bit is not detected on the serial data input after all
bits in a character have been received.
Read: error not present
Present
1
Read: error present
D
RW
BREAK
Break condition
NotPresent
0
The serial data input is '0' for longer than the length of a data
frame. (The data frame length is 10 bits without parity bit, and
11 bits with parity bit.).
Read: error not present
Present
1
Read: error present
35.10.6 ENABLE
Address offset: 0x500
Enable UART
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
A
0
2
A
0
1
A
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW ENABLE Enable or disable UARTE
Disabled 0 Disable UARTE
Enabled 8 Enable UARTE
35.10.7 PSEL.RTS
Address offset: 0x508
Pin select for RTS signal