Product Specs

Table Of Contents
37 SAADC Successive approximation analog-
to-digital converter
Page
370
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
V U
0 0 0 0
19
T
0
18
S
0
17
R
0
16
Q
0
15
P
0
14
O
0
13
N
0
12
M
0
11
L
0
10
K
0
9
J
0
8
I
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Set
1
See EVENTS_CH[4].LIMITH
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
P
RW
CH4LIMITL
Write '1' to Enable interrupt for CH[4].LIMITL event
Set
1
See EVENTS_CH[4].LIMITL
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
Q
RW
CH5LIMITH
Write '1' to Enable interrupt for CH[5].LIMITH event
Set
1
See EVENTS_CH[5].LIMITH
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
R
RW
CH5LIMITL
Write '1' to Enable interrupt for CH[5].LIMITL event
Set
1
See EVENTS_CH[5].LIMITL
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
S
RW
CH6LIMITH
Write '1' to Enable interrupt for CH[6].LIMITH event
Set
1
See EVENTS_CH[6].LIMITH
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
T
RW
CH6LIMITL
Write '1' to Enable interrupt for CH[6].LIMITL event
Set
1
See EVENTS_CH[6].LIMITL
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
U
RW
CH7LIMITH
Write '1' to Enable interrupt for CH[7].LIMITH event
Set
1
See EVENTS_CH[7].LIMITH
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
V
RW
CH7LIMITL
Write '1' to Enable interrupt for CH[7].LIMITL event
Set
1
See EVENTS_CH[7].LIMITL
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
37.11.3 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
V U
0 0 0 0
19
T
0
18
S
0
17
R
0
16
Q
0
15
P
0
14
O
0
13
N
0
12
M
0
11
L
0
10
K
0
9
J
0
8
I
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW STARTED Write '1' to Disable interrupt for STARTED event
See EVENTS_STARTED
Clear 1 Disable