Product Specs

Table Of Contents
38 COMP Comparator
Page
399
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
DOWN
Write '1' to Disable interrupt for DOWN event
Clear
1
See EVENTS_DOWN
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
UP
Write '1' to Disable interrupt for UP event
Clear
1
See EVENTS_UP
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
CROSS
Write '1' to Disable interrupt for CROSS event
Clear
1
See EVENTS_CROSS
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
38.5.5 RESULT
Address offset: 0x400
Compare result
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
A
0
Id RW Field
Value Id
Value
Description
A R RESULT Result of last compare. Decision point SAMPLE task.
Below 0 Input voltage is below the threshold (VIN+ < VIN-)
Above 1 Input voltage is above the threshold (VIN+ > VIN-)
38.5.6 ENABLE
Address offset: 0x500
COMP enable
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
A
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW ENABLE Enable or disable COMP
Disabled 0 Disable
Enabled 2 Enable
38.5.7 PSEL
Address offset: 0x504
Pin select
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
A
0
1
A
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW PSEL Analog pin select