Product Specs

Table Of Contents
Contents
Page
4
24.3 Task delays 235
24.4 Task priority 235
24.5 Registers 235
24.6 Electrical specification 241
25 RTC Real-time counter 242
25.1 Clock source 242
25.2 Resolution versus overflow and the PRESCALER..................................................................242
25.3 COUNTER register 243
25.4 Overflow features 243
25.5 TICK event 243
25.6 Event control feature 244
25.7 Compare feature 244
25.8 TASK and EVENT jitter/delay 246
25.9 Reading the COUNTER register 248
25.10 Registers 248
25.11 Electrical specification 254
26 RNG Random number generator
........................................................................
255
26.1 Bias correction 255
26.2 Speed 255
26.3 Registers 255
26.4 Electrical specification 257
27 TEMP Temperature sensor 258
27.1 Registers 258
27.2 Electrical specification 263
28 ECB AES electronic codebook mode encryption
..........................................
264
28.1 Shared resources 264
28.2 EasyDMA 264
28.3 ECB data structure 264
28.4 Registers 265
28.5 Electrical specification 266
29 CCM AES CCM mode encryption
.......................................................................
267
29.1 Shared resources 268
29.2 Encryption 268
29.3 Decryption 268
29.4 AES CCM and RADIO concurrent operation............................................................................269
29.5 Encrypting packets on-the-fly in radio transmit mode............................................................. 269
29.6 Decrypting packets on-the-fly in radio receive mode.............................................................. 270
29.7 CCM data structure 271
29.8 EasyDMA and ERROR event 272
29.9 Registers 272
30 AAR Accelerated address resolver
....................................................................
276
30.1 Shared resources 276
30.2 EasyDMA 276
30.3 Resolving a resolvable address 276
30.4 Use case example for chaining RADIO packet reception with address resolution using
AAR 277
30.5 IRK data structure 277
30.6 Registers 278
30.7 Electrical specification 280
31 SPIM Serial peripheral interface master with EasyDMA...............................281
31.1 Shared resources 281
31.2 EasyDMA 282
31.3 SPI master transaction sequence 283
31.4 Low power 284
31.5 Master mode pin configuration 284
31.6 Registers 285
31.7 Electrical specification 290