Product Specs

Table Of Contents
39 LPCOMP Low power comparator
Page
406
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Enabled 1 Enable shortcut
39.3.2 INTENSET
Address offset: 0x304
Enable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
READY
Write '1' to Enable interrupt for READY event
See EVENTS_READY
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
DOWN
Write '1' to Enable interrupt for DOWN event
Set
1
See EVENTS_DOWN
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
UP
Write '1' to Enable interrupt for UP event
Set
1
See EVENTS_UP
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
CROSS
Write '1' to Enable interrupt for CROSS event
Set
1
See EVENTS_CROSS
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
39.3.3 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
READY
Write '1' to Disable interrupt for READY event
See EVENTS_READY
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
DOWN
Write '1' to Disable interrupt for DOWN event
Clear
1
See EVENTS_DOWN
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
UP
Write '1' to Disable interrupt for UP event
See EVENTS_UP