Product Specs

Table Of Contents
40 WDT Watchdog timer
Page
411
40.4 Registers
Table 95: Instances
Base address
Peripheral
Instance
Description
Configuration
0x40010000
WDT
WDT
Watchdog timer
Table 96: Register Overview
Register
Offset
Description
TASKS_START
0x000
Start the watchdog
EVENTS_TIMEOUT
0x100
Watchdog timeout
INTENSET
0x304
Enable interrupt
INTENCLR
0x308
Disable interrupt
RUNSTATUS
0x400
Run status
REQSTATUS
0x404
Request status
CRV
0x504
Counter reload value
RREN
0x508
Enable register for reload request registers
CONFIG
0x50C
Configuration register
RR[0]
0x600
Reload request 0
RR[1]
0x604
Reload request 1
RR[2]
0x608
Reload request 2
RR[3]
0x60C
Reload request 3
RR[4]
0x610
Reload request 4
RR[5]
0x614
Reload request 5
RR[6]
0x618
Reload request 6
RR[7]
0x61C
Reload request 7
40.4.1 INTENSET
Address offset: 0x304
Enable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW TIMEOUT Write '1' to Enable interrupt for TIMEOUT event
See EVENTS_TIMEOUT
Set 1 Enable
Disabled 0 Read: Disabled
Enabled 1 Read: Enabled
40.4.2 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW TIMEOUT
Write '1' to Disable interrupt for TIMEOUT event
See EVENTS_TIMEOUT
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled