Product Specs

Table Of Contents
40 WDT Watchdog timer
Page
412
F]
40.4.3 RUNSTATUS
Address offset: 0x400
Run status
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
A
0
Id RW Field
Value Id
Value
Description
A R RUNSTATUS
Indicates whether or not the watchdog is running
NotRunning
0
Watchdog not running
Running
1
Watchdog is running
40.4.4 REQSTATUS
Address offset: 0x404
Request status
Bit number
Id
Reset 0x00000001
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
1
Id RW Field
Value Id
Value
Description
A
R
RR0
DisabledOrRequested
0
Request status for RR[0] register
RR[0] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[0] register is enabled, and are not yet requesting reload
B
R
RR1
Request status for RR[1] register
DisabledOrRequested
0
RR[1] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[1] register is enabled, and are not yet requesting reload
C
R
RR2
Request status for RR[2] register
DisabledOrRequested
0
RR[2] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[2] register is enabled, and are not yet requesting reload
D
R
RR3
Request status for RR[3] register
DisabledOrRequested
0
RR[3] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[3] register is enabled, and are not yet requesting reload
E
R
RR4
Request status for RR[4] register
DisabledOrRequested
0
RR[4] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[4] register is enabled, and are not yet requesting reload
F
R
RR5
Request status for RR[5] register
DisabledOrRequested
0
RR[5] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[5] register is enabled, and are not yet requesting reload
G
R
RR6
Request status for RR[6] register
DisabledOrRequested
0
RR[6] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[6] register is enabled, and are not yet requesting reload
H
R
RR7
Request status for RR[7] register
DisabledOrRequested
0
RR[7] register is not enabled, or are already requesting reload
EnabledAndUnrequested
1
RR[7] register is enabled, and are not yet requesting reload
40.4.5 CRV
Address offset: 0x504
Counter reload value
Bit number
31 30
29
28
27
26
25
24
23 22 21 20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Id
A A
A
A
A
A
A
A
A A A A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
Reset 0xFFFFFFFF
1 1
1
1
1
1
1
1
1 1 1 1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Id
RW Field
Value Id
Value
Description
A RW CRV [0x0000000F..0xFFFFFFF Counter reload value in number of cycles of the 32.768 kHz
clock