Product Specs

Table Of Contents
40 WDT Watchdog timer
Page
413
C RW HALT
Pause
Run
0
1
Configure the watchdog to either be paused, or kept running,
while the CPU is halted by the debugger
Pause watchdog while the CPU is halted by the debugger
Keep the watchdog running while the CPU is halted by the
debugger
40.4.6 RREN
Address offset: 0x508
Enable register for reload request registers
Bit number
Id
Reset 0x00000001
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
1
Id RW Field
Value Id
Value
Description
A
RW
RR0
Disabled
0
Enable or disable RR[0] register
Disable RR[0] register
Enabled
1
Enable RR[0] register
B
RW
RR1
Enable or disable RR[1] register
Disabled
0
Disable RR[1] register
Enabled
1
Enable RR[1] register
C
RW
RR2
Enable or disable RR[2] register
Disabled
0
Disable RR[2] register
Enabled
1
Enable RR[2] register
D
RW
RR3
Enable or disable RR[3] register
Disabled
0
Disable RR[3] register
Enabled
1
Enable RR[3] register
E
RW
RR4
Enable or disable RR[4] register
Disabled
0
Disable RR[4] register
Enabled
1
Enable RR[4] register
F
RW
RR5
Enable or disable RR[5] register
Disabled
0
Disable RR[5] register
Enabled
1
Enable RR[5] register
G
RW
RR6
Enable or disable RR[6] register
Disabled
0
Disable RR[6] register
Enabled
1
Enable RR[6] register
H
RW
RR7
Enable or disable RR[7] register
Disabled
0
Disable RR[7] register
Enabled
1
Enable RR[7] register
40.4.7 CONFIG
Address offset: 0x50C
Configuration register
Bit number
Id
Reset 0x00000001
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
C
0
2
0
1
0
0
A
1
Id RW Field
Value Id
Value
Description
A RW SLEEP Configure the watchdog to either be paused, or kept running, while the
CPU is sleeping
Pause 0 Pause watchdog while the CPU is sleeping
Run 1 Keep the watchdog running while the CPU is sleeping
40.4.8 RR[0]
Address offset: 0x600
Reload request 0