Product Specs

Table Of Contents
13 FICR Factory information configuration
registers
Page
43
13
FICR Factory information configuration registers
Factory information configuration registers (FICR) are pre-programmed in factory and cannot be erased by
the user. These registers contain chip-specific information and configuration.
13.1 Registers
Table 16: Instances
Base address
Peripheral
Instance
Description
Configuration
0x10000000
FICR
FICR
Factory Information Configuration
Table 17: Register Overview
Register
Offset
Description
CODEPAGESIZE
0x010
Code memory page size
CODESIZE
0x014
Code memory size
DEVICEID[0]
0x060
Device identifier
DEVICEID[1]
0x064
Device identifier
ER[0]
0x080
Encryption Root, word 0
ER[1]
0x084
Encryption Root, word 1
ER[2]
0x088
Encryption Root, word 2
ER[3]
0x08C
Encryption Root, word 3
IR[0]
0x090
Identity Root, word 0
IR[1]
0x094
Identity Root, word 1
IR[2]
0x098
Identity Root, word 2
IR[3]
0x09C
Identity Root, word 3
DEVICEADDRTYPE
0x0A0
Device address type
DEVICEADDR[0]
0x0A4
Device address 0
DEVICEADDR[1]
0x0A8
Device address 1
INFO.PART
0x100
Part code
INFO.VARIANT
0x104
Part Variant, Hardware version and Production configuration
INFO.PACKAGE
0x108
Package option
INFO.RAM
0x10C
RAM variant
INFO.FLASH
0x110
Flash variant
0x114
Reserved
0x118
Reserved
0x11C
Reserved
TEMP.A0
0x404
Slope definition A0.
TEMP.A1
0x408
Slope definition A1.
TEMP.A2
0x40C
Slope definition A2.
TEMP.A3
0x410
Slope definition A3.
TEMP.A4
0x414
Slope definition A4.
TEMP.A5
0x418
Slope definition A5.
TEMP.B0
0x41C
y-intercept B0.
TEMP.B1
0x420
y-intercept B1.
TEMP.B2
0x424
y-intercept B2.
TEMP.B3
0x428
y-intercept B3.
TEMP.B4
0x42C
y-intercept B4.
TEMP.B5
0x430
y-intercept B5.
TEMP.T0
0x434
Segment end T0.
TEMP.T1
0x438
Segment end T1.
TEMP.T2
0x43C
Segment end T2.
TEMP.T3
0x440
Segment end T3.
TEMP.T4
0x444
Segment end T4.