Product Specs

Table Of Contents
45 MWU Memory watch unit
Page
466
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
L
0
26
K
0
25
J
0
24
I
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Set
1
See EVENTS_PREGION[1].WA
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
L
RW PREGION1RA
Write '1' to Enable interrupt for PREGION[1].RA event
Set
1
See EVENTS_PREGION[1].RA
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
45.1.3 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
L
0
26
K
0
25
J
0
24
I
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
REGION0WA
Write '1' to Disable interrupt for REGION[0].WA event
See EVENTS_REGION[0].WA
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
REGION0RA
Write '1' to Disable interrupt for REGION[0].RA event
Clear
1
See EVENTS_REGION[0].RA
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
REGION1WA
Write '1' to Disable interrupt for REGION[1].WA event
Clear
1
See EVENTS_REGION[1].WA
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
REGION1RA
Write '1' to Disable interrupt for REGION[1].RA event
Clear
1
See EVENTS_REGION[1].RA
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
E
RW
REGION2WA
Write '1' to Disable interrupt for REGION[2].WA event
Clear
1
See EVENTS_REGION[2].WA
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
F
RW
REGION2RA
Write '1' to Disable interrupt for REGION[2].RA event
Clear
1
See EVENTS_REGION[2].RA
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
G
RW
REGION3WA
Write '1' to Disable interrupt for REGION[3].WA event
See EVENTS_REGION[3].WA
Clear
1
Disable