Product Specs

Table Of Contents
46 EGU Event generator unit
Page
493
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20 19
0 0 0 0 0
18
0
17
0
16
0
15
P
0
14
O
0
13
N
0
12
M
0
11
L
0
10
K
0
9
J
0
8
I
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
Enabled
1
Read: Enabled
M
RW
TRIGGERED12
Write '1' to Enable interrupt for TRIGGERED[12] event
See EVENTS_TRIGGERED[12]
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
N
RW
TRIGGERED13
Write '1' to Enable interrupt for TRIGGERED[13] event
Set
1
See EVENTS_TRIGGERED[13]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
O
RW
TRIGGERED14
Write '1' to Enable interrupt for TRIGGERED[14] event
Set
1
See EVENTS_TRIGGERED[14]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
P
RW
TRIGGERED15
Write '1' to Enable interrupt for TRIGGERED[15] event
Set
1
See EVENTS_TRIGGERED[15]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
46.1.3 INTENCLR
Address offset: 0x308
Disable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
P
0
14
O
0
13
N
0
12
M
0
11
L
0
10
K
0
9
J
0
8
I
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
TRIGGERED0
Write '1' to Disable interrupt for TRIGGERED[0] event
See EVENTS_TRIGGERED[0]
Clear
1
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
B
RW
TRIGGERED1
Write '1' to Disable interrupt for TRIGGERED[1] event
Clear
1
See EVENTS_TRIGGERED[1]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
TRIGGERED2
Write '1' to Disable interrupt for TRIGGERED[2] event
Clear
1
See EVENTS_TRIGGERED[2]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
TRIGGERED3
Write '1' to Disable interrupt for TRIGGERED[3] event
Clear
1
See EVENTS_TRIGGERED[3]
Disable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
E
RW
TRIGGERED4
Write '1' to Disable interrupt for TRIGGERED[4] event