Product Specs

Table Of Contents
47 PWM Pulse width modulation
Page
507
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
0
Id RW Field
Value Id
Value
Description
Disabled
0
See EVENTS_SEQEND[1]
Disable
Enabled
1
Enable
G RW PWMPERIODEND
Enable or disable interrupt for PWMPERIODEND event
Disabled
0
See EVENTS_PWMPERIODEND
Disable
Enabled
1
Enable
H RW LOOPSDONE
Enable or disable interrupt for LOOPSDONE event
Disabled
0
See EVENTS_LOOPSDONE
Disable
Enabled
1
Enable
47.5.3 INTENSET
Address offset: 0x304
Enable interrupt
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
H
0
6
G
0
5
F
0
4
E
0
3
D
0
2
C
0
1
B
0
0
0
Id RW Field
Value Id
Value
Description
B
RW
STOPPED
Write '1' to Enable interrupt for STOPPED event
See EVENTS_STOPPED
Set
1
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
C
RW
SEQSTARTED0
Write '1' to Enable interrupt for SEQSTARTED[0] event
Set
1
See EVENTS_SEQSTARTED[0]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
D
RW
SEQSTARTED1
Write '1' to Enable interrupt for SEQSTARTED[1] event
Set
1
See EVENTS_SEQSTARTED[1]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
E
RW
SEQEND0
Write '1' to Enable interrupt for SEQEND[0] event
Set
1
See EVENTS_SEQEND[0]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
F
RW
SEQEND1
Write '1' to Enable interrupt for SEQEND[1] event
Set
1
See EVENTS_SEQEND[1]
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
G
RW
PWMPERIODEND
Write '1' to Enable interrupt for PWMPERIODEND event
Set
1
See EVENTS_PWMPERIODEND
Enable
Disabled
0
Read: Disabled
Enabled
1
Read: Enabled
H
RW
LOOPSDONE
Write '1' to Enable interrupt for LOOPSDONE event