Product Specs

Table Of Contents
48 SPI Serial peripheral interface master
Page
520
L
NT
Symbol Description Min. Typ. Max. Units
Bit number
31 30
29
28
27
26
25
24
23 22 21 20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Id
A A
A
A
A
A
A
A
A A A A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
A
Reset 0x04000000
0 0
0
0
0
1
0
0
0 0 0 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Id
RW Field
Value Id
Value
Description
M2 0x20000000 2 Mbps
M4 0x40000000 4 Mbps
M8 0x80000000 8 Mbps
48.2.13 CONFIG
Address offset: 0x554
Configuration register
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
C
0
1
B
0
0
A
0
Id RW Field
Value Id
Value
Description
A
RW
ORDER
MsbFirst
0
Bit order
Most significant bit shifted out first
LsbFirst
1
Least significant bit shifted out first
B
RW
CPHA
Serial clock (SCK) phase
Leading
0
Sample on leading edge of clock, shift serial data on trailing
edge
Trailing
1
Sample on trailing edge of clock, shift serial data on leading
edge
C
RW
CPOL
Serial clock (SCK) polarity
ActiveHigh
0
Active high
ActiveLow
1
Active low
48.3 Electrical specification
48.3.1 SPI master interface
f
SPI
Bit rates for SPI
39
8
40
Mbps
I
SPI,2Mbps
Run current for SPI, 2 Mbps
50
µA
I
SPI,8Mbps
Run current for SPI, 8 Mbps
50
µA
I
SPI,IDLE
Idle current for SPI (STARTed, no CSN activity)
<1
µA
t
SPI,START,LP
Time from writing TXD register to transmission started, low
power mode
t
SPI,START,C
+
µs
t
START_HFI
t
SPI,START,CL
Time from writing TXD register to transmission started, constant
latency mode
1
µs
48.3.2 Serial Peripheral Interface (SPI) Master timing specifications
Symbol
Description
Min.
Typ.
Max.
Units
t
SPI,CSCK,8Mbps
SCK period at 8Mbps
125
ns
t
SPI,CSCK,4Mbps
SCK period at 4Mbps
250
ns
t
SPI,CSCK,2Mbps
SCK period at 2Mbps
500
ns
t
SPI,RSCK,LD
SCK rise time, low drive
a
t
RF,25pF
t
SPI,RSCK,HD
SCK rise time, high drive
a
t
HRF,25pF
t
SPI,FSCK,LD
SCK fall time, low drive
a
t
RF,25pF
t
SPI,FSCK,HD
SCK fall time, high drive
a
t
HRF,25pF
39
Higher bit rates may require GPIOs to be set as High Drive, see GPIO chapter for more details.
40
The actual maximum data rate depends on the slave's CLK to MISO and MOSI setup and hold timings.
a
At 25pF load, including GPIO capacitance, see GPIO spec.