Product Specs

Table Of Contents
48 SPI Serial peripheral interface master
Page
521
t
CSCK
t
WHSCK
t
WLSCK
t
RSCK
t
FSCK
t
SUMI
t
HMI
MSb
LSb
t
VMO
t
HMO
MSb
LSb
SCK (out)
t
SPI,SUMI
MISO to CLK edge setup time 19 ns
Symbol
Description
Min.
Typ.
Max.
Units
t
SPI,WHSCK
SCK high time
a
(0.5*t
CSCK
)
t
RSCK
t
SPI,WLSCK
SCK low time
a
(0.5*t
CSCK
)
t
FSCK
t
SPI,HMI
CLK edge to MISO hold time 18 ns
t
SPI,VMO
CLK edge to MOSI valid 59 ns
t
SPI,HMO
MOSI hold time after CLK edge 20 ns
CPOL=0
CPHA=0
CPOL=1
CPHA=0
CPOL=0
CPHA=1
CPOL=1
CPHA=1
MISO (in)
MOSI (out)
Figure 153: SPI master timing diagram