Product Specs

Table Of Contents
18 POWER Power supply
Page
88
Bit number
Id
Reset 0x00000003
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
D
0
16
C
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
B
1
0
A
1
Id RW Field
Value Id
Value
Description
RAM0On
1
On
B
RW
ONRAM1
Keep RAM block 1 on or off in system ON Mode
RAM1Off
0
Off
RAM1On
1
On
C
RW
OFFRAM0
Keep retention on RAM block 0 when RAM block is switched off
RAM0Off
0
Off
RAM0On
1
On
D
RW
OFFRAM1
Keep retention on RAM block 1 when RAM block is switched off
RAM1Off
0
Off
RAM1On
1
On
18.9.10 RAMONB ( Deprecated )
Address offset: 0x554
RAM on/off register (this register is retained)
Since this register is deprecated the following substitutions have been made: RAM block 2 is equivalent to
a block comprising RAM2.S0 and RAM2.S1 and RAM block 3 is equivalent to a block comprising RAM3.S0
and RAM3.S1. For new designs it is recommended to use the POWER.RAM-0.POWER and its sibling
registers instead.
Bit number
Id
Reset 0x00000003
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
D
0
16
C
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
B
1
0
A
1
Id RW Field
Value Id
Value
Description
A
RW
ONRAM2
RAM2Off
0
Keep RAM block 2 on or off in system ON Mode
Off
RAM2On
1
On
B
RW
ONRAM3
RAM3Off
0
Keep RAM block 3 on or off in system ON Mode
Off
RAM3On
1
On
C
RW
OFFRAM2
RAM2Off
0
Keep retention on RAM block 2 when RAM block is switched off
Off
RAM2On
1
On
D
RW
OFFRAM3
RAM3Off
0
Keep retention on RAM block 3 when RAM block is switched off
Off
RAM3On
1
On
18.9.11 DCDCEN
Address offset: 0x578
DC/DC enable register
Bit number
Id
Reset 0x00000000
31 30
0 0
29
0
28
0
27
0
26
0
25
0
24
0
23 22 21 20
0 0 0 0
19
0
18
0
17
0
16
0
15
0
14
0
13
0
12
0
11
0
10
0
9
0
8
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
A
0
Id RW Field
Value Id
Value
Description
A RW DCDCEN
Enable or disable DC/DC converter
Disabled
0
Disable
Enabled
1
Enable
18.9.12 RAM[0].POWER
Address offset: 0x900
RAM0 power control register