Datasheet

&3,
Data Sheet 65 1999-07
Data hold after WR W
24
CC 10 +
W
F
TCL - 10
+
W
F
–ns
ALE rising edge after RD
,
WR
W
26
CC -10 +
W
F
-10 +
W
F
–ns
Address hold after WR
2)
W
28
CC 0 +
W
F
–0 +
W
F
–ns
ALE falling edge to CS
3)
W
38
CC -4 -
W
A
10 -
W
A
-4 -
W
A
10 -
W
A
ns
CS
low to Valid Data In
3)
W
39
SR 40 +
W
C
+
2
W
A
3TCL - 20
+
W
C
+ 2W
A
ns
CS
hold after RD, WR
3)
W
41
CC 6 +
W
F
TCL - 14
+
W
F
–ns
ALE falling edge to
RdCS
, WrCS (with RW-
delay)
W
42
CC 16 +
W
A
TCL - 4
+
W
A
–ns
ALE falling edge to
RdCS
, WrCS (no RW-
delay)
W
43
CC -4 +
W
A
–-4
+
W
A
–ns
RdCS
to Valid Data In
(with RW-delay)
W
46
SR 16 +
W
C
2TCL - 24
+
W
C
ns
RdCS
to Valid Data In
(no RW-delay)
W
47
SR 36 +
W
C
3TCL
- 24
+
W
C
ns
RdCS
, WrCS Low Time
(with RW-delay)
W
48
CC 30 +W
C
2TCL - 10
+
W
C
–ns
RdCS
, WrCS Low Time
(no RW-delay)
W
49
CC 50 +W
C
3TCL - 10
+
W
C
–ns
Data valid to WrCS
W
50
CC 26 +W
C
2TCL - 14
+
W
C
–ns
Data hold after RdCS
W
51
SR00–ns
Data float after RdCS
(with RW-delay)
1)
W
53
SR 20 +W
F
2TCL - 20
+2
W
A
+W
F
1)
ns
Data float after RdCS
(no RW-delay)
1)
W
68
SR 0 +W
F
TCL - 20
+2
W
A
+W
F
1)
ns
Demultiplexed Bus (Standard Supply Voltage Range) (continued)
(Operating Conditions apply)
ALE cycle time = 4 TCL + 2
W
A
+ W
C
+ W
F
(80 ns at 25 MHz CPU clock without waitstates)
Parameter Symbol Max. CPU Clock
= 25 MHz
Variable CPU Clock
1 / 2TCL = 1 to 25 MHz
Unit
min. max. min. max.