Intel® Core™2 Duo Processor E8000Δ and E7000Δ Series Datasheet June 2009 Document Number: 318732-006
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.
Contents 1 Introduction .............................................................................................................. 9 1.1 Terminology ..................................................................................................... 10 1.1.1 Processor Terminology Definitions ............................................................ 10 1.2 References .......................................................................................................
5.3.2.2 5.3.2.3 5.3.2.4 PECI Command Support .............................................................86 PECI Fault Handling Requirements ...............................................86 PECI GetTemp0() Error Code Support ..........................................86 6 Features ..................................................................................................................87 6.1 Power-On Configuration Options ..........................................................................
Figures 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 Datasheet Intel® Core™2 Duo Processor E8000 Series VCC Static and Transient Tolerance................ 21 Intel® Core™2 Duo Processor E7000 Series VCC Static and Transient Tolerance................ 23 VCC Overshoot Example Waveform ............................................................................. 24 Differential Clock Waveform ......................................................................................
Tables 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 6 References ..............................................................................................................12 Voltage Identification Definition ..................................................................................15 Absolute Maximum and Minimum Ratings ....................................................................17 Voltage and Current Specifications..........................
Intel® Core™2 Duo Processor E8000 and E7000 Series Features • Available at 3.33 GHz, 3.16 GHz, 3.00 GHz, 2.83 GHz, and 2.66 GHz for the Intel Core™2 Duo processor E8000 series • Available at 3.06 GHz, 2.93 GHz, 2.80 GHz, 2.66 GHz, and 2.
Revision History Revision Number -001 Description • Initial release • Added -002 Intel® Revision Date January 2008 Core™2 Duo processor E8300 and E7200 • Updated VID information. Updated Table 2-1. April 2008 • Added the PSI# signal -003 • Added Intel® Core™2 Duo processor E8600 and E7300 • Updated FSB termination voltage in Table 2-3.
Introduction 1 Introduction The Intel® Core™2 Duo processor E8000 and E7000 series is based on the Enhanced Intel® Core™ microarchitecture. The Intel Enhanced Core™ microarchitecture combines the performance of previous generation Desktop products with the power efficiencies of a low-power microarchitecture to enable smaller, quieter systems. The Intel® Core™2 Duo processor E8000 and E7000 series are 64-bit processors that maintain compatibility with IA-32 software.
Introduction 1.1 Terminology A ‘#’ symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the ‘#’ symbol implies that the signal is inverted.
Introduction • Storage conditions — Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor lands should not be connected to any supply voltages, have any I/Os biased, or receive any clocks. Upon exposure to “free air”(i.e.
Introduction 1.2 References Material and concepts available in the following documents may be beneficial when reading this document. Table 1. References Document Location Intel® Core™2 Duo Processor E8000 and E7000 Series Specification Update www.intel.com/design/ processor/specupdt/ 318733.htm Intel® Core™2 Duo Processor E8000 and E7000 Series and Intel® Pentium Dual-Core Processor E6000 and E5000 Series Thermal and Mechanical Design Guidelines www.intel.com/design/ processor/designex/ 318734.
Electrical Specifications 2 Electrical Specifications This chapter describes the electrical characteristics of the processor interfaces and signals. DC electrical characteristics are provided. 2.1 Power and Ground Lands The processor has VCC (power), VTT, and VSS (ground) inputs for on-chip power distribution. All power lands must be connected to VCC, while all VSS lands must be connected to a system ground plane.
Electrical Specifications 2.2.3 FSB Decoupling The processor integrates signal termination on the die. In addition, some of the high frequency capacitance required for the FSB is included on the processor package. However, additional high frequency capacitance must be added to the motherboard to properly decouple the return currents from the front side bus. Bulk decoupling must also be provided by the motherboard for proper [A]GTL+ bus operation. 2.
Electrical Specifications Table 2. Voltage Identification Definition VID VID VID VID VID VID VID VID 7 6 5 4 3 2 1 0 Voltage VID VID VID VID VID VID VID VID Voltage 7 6 5 4 3 2 1 0 0 0 0 0 0 0 0 0 OFF 0 1 0 1 1 1 0 0 0 0 0 0 0 0 1 0 1.6 0 1 0 1 1 1 1 0 1.025 0 0 0 0 0 1 0 0 1.5875 0 1 1 0 0 0 0 0 1.0125 0 0 0 0 0 1 1 0 1.575 0 1 1 0 0 0 1 0 1 0 0 0 0 1 0 0 0 1.5625 0 1 1 0 0 1 0 0 0.9875 0 0 0 0 1 0 1 0 1.
Electrical Specifications 2.4 Reserved, Unused, and TESTHI Signals All RESERVED lands must remain unconnected. Connection of these lands to VCC, VSS, VTT, or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Chapter 4 for a land listing of the processor and the location of all RESERVED lands.
Electrical Specifications 2.6 Voltage and Current Specification 2.6.1 Absolute Maximum and Minimum Ratings Table 3 specifies absolute maximum and minimum ratings only and lie outside the functional limits of the processor. Within functional operation limits, functionality and long-term reliability can be expected. At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected.
Electrical Specifications 2.6.2 DC Voltage and Current Specification Table 4. Voltage and Current Specifications Symbol VID Range Parameter VID Processor Number (6 MB Cache): Core VCC 3.33 GHz E8500 3.16 GHz E8400 3 GHz E8300 2.83 GHz E8200 2.66 GHz E8190 2.66 GHz 3.06 GHz E7500 2.93 GHz E7400 2.80 GHz E7300 2.66 GHz E7200 2.53 GHz VCC_BOOT Default VCC voltage for initial power up VCCPLL PLL VCC ICC VTT_OUT_LEFT and VTT_OUT_RIGHT ICC 18 Unit 0.8500 — 1.
Electrical Specifications Table 4. Voltage and Current Specifications Symbol ITT Parameter ICC for VTT supply before VCC stable ICC for VTT supply after VCC stable Min Typ — — Max 4.5 4.6 Unit A ICC_VCCPLL ICC for PLL land — — 130 mA ICC_GTLREF ICC for GTLREF — — 200 µA Notes2, 10 9 NOTES: 1. Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and can not be altered.
Electrical Specifications Table 5. Intel® Core™2 Duo Processor E8000 Series VCC Static and Transient Tolerance Voltage Deviation from VID Setting (V)1, 2, 3, 4 ICC (A) Maximum Voltage 1.40 mΩ Typical Voltage 1.48 mΩ Minimum Voltage 1.55 mΩ -0.038 0 0.000 -0.019 5 -0.007 -0.026 -0.046 10 -0.014 -0.034 -0.054 15 -0.021 -0.041 -0.061 20 -0.028 -0.049 -0.069 25 -0.035 -0.056 -0.077 30 -0.042 -0.063 -0.085 35 -0.049 -0.071 -0.092 40 -0.056 -0.078 -0.100 45 -0.063 -0.
Electrical Specifications Figure 1. Intel® Core™2 Duo Processor E8000 Series VCC Static and Transient Tolerance Icc [A] 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70 75 VID - 0.000 VID - 0.013 VID - 0.025 Vcc Maximum VID - 0.038 VID - 0.050 Vcc [V] VID - 0.063 VID - 0.075 Vcc Typical VID - 0.088 VID - 0.100 VID - 0.113 Vcc Minimum VID - 0.125 VID - 0.138 VID - 0.150 VID - 0.163 NOTES: 1.
Electrical Specifications Table 6. Intel® Core™2 Duo Processor E7000 Series VCC Static and Transient Tolerance Voltage Deviation from VID Setting (V)1, 2, 3, 4 ICC (A) Maximum Voltage 1.65 mΩ Typical Voltage 1.73 mΩ Minimum Voltage 1.80 mΩ 0 0.000 -0.019 -0.038 5 -0.008 -0.028 -0.047 10 -0.017 -0.036 -0.056 15 -0.025 -0.045 -0.065 20 -0.033 -0.054 -0.074 25 -0.041 -0.062 -0.083 30 -0.050 -0.071 -0.092 35 -0.058 -0.079 -0.101 40 -0.066 -0.088 -0.110 45 -0.074 -0.
Electrical Specifications Figure 2. Intel® Core™2 Duo Processor E7000 Series VCC Static and Transient Tolerance Icc [A] 0 5 10 15 20 25 30 35 40 45 50 55 60 65 70 75 VID - 0.000 VID - 0.013 VID - 0.025 Vcc Maximum VID - 0.038 VID - 0.050 VID - 0.063 Vcc [V] VID - 0.075 VID - 0.088 Vcc Typical VID - 0.100 VID - 0.113 Vcc Minimum VID - 0.125 VID - 0.138 VID - 0.150 VID - 0.163 VID - 0.175 VID - 0.188 NOTES: 1. 2. 3. 2.6.
Electrical Specifications Figure 3. VCC Overshoot Example Waveform Example Overshoot Waveform VOS Voltage [V] VID + 0.050 VID - 0.000 TOS 0 5 10 15 20 25 Time [us] TOS: Overshoot time above VID VOS: Overshoot above VID NOTES: 1. VOS is measured overshoot voltage. 2. TOS is measured time duration above VID. 2.6.4 Die Voltage Validation Overshoot events on processor must meet the specifications in Table 7 when measured across the VCC_SENSE and VSS_SENSE lands.
Electrical Specifications 2.7.1 FSB Signal Groups The front side bus signals have been combined into groups by buffer type. GTL+ input signals have differential input buffers, which use GTLREF[1:0] as a reference level. In this document, the term “GTL+ Input” refers to the GTL+ input group as well as the GTL+ I/O group when receiving. Similarly, “GTL+ Output” refers to the GTL+ output group as well as the GTL+ I/O group when driving.
Electrical Specifications 3. 4. The value of these signals during the active-to-inactive edge of RESET# defines the processor configuration options. See Section 6.1 for details. PROCHOT# signal type is open drain output and CMOS input. . Table 9.
Electrical Specifications 2.7.3 Processor DC Specifications The processor DC specifications in this section are defined at the processor core (pads) unless otherwise stated. All specifications apply to all frequencies and cache sizes unless otherwise stated. Table 11. GTL+ Signal Group DC Specifications Symbol Parameter Min Max Unit Notes1 VIL Input Low Voltage -0.10 GTLREF – 0.10 V 2, 5 VIH Input High Voltage GTLREF + 0.10 VTT + 0.10 V 3, 4, 5 VOH Output High Voltage VTT – 0.
Electrical Specifications Table 13. CMOS Signal Group DC Specifications Symb ol Parameter Min Max Unit Notes1 VIL Input Low Voltage -0.10 VTT * 0.30 V 3, 6 VIH Input High Voltage VTT * 0.70 VTT + 0.10 V 4, 5, 6 VOL Output Low Voltage -0.10 VTT * 0.10 V 6 VOH Output High Voltage 0.90 * VTT VTT + 0.10 V 2, 5, 6 IOL Output Low Current VTT * 0.10 / 67 VTT * 0.10 / 27 A 6, 7 IOH Output Low Current VTT * 0.10 / 67 VTT * 0.
Electrical Specifications 2.7.3.1 Platform Environment Control Interface (PECI) DC Specifications PECI is an Intel proprietary one-wire interface that provides a communication channel between Intel processors, chipsets, and external thermal monitoring devices. The processor contains Digital Thermal Sensors (DTS) distributed throughout die.
Electrical Specifications 2.7.3.2 GTL+ Front Side Bus Specifications In most cases, termination resistors are not required as these are integrated into the processor silicon. See Table 9 for details on which GTL+ signals do not include on-die termination. Valid high and low levels are determined by the input buffers by comparing with a reference voltage called GTLREF. Table 15 lists the GTLREF specifications.
Electrical Specifications 2.8 Clock Specifications 2.8.1 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous generation processors, the processor core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier will be set at its default ratio during manufacturing. The processor supports Half Ratios between 7.5 and 13.
Electrical Specifications 2.8.2 FSB Frequency Select Signals (BSEL[2:0]) The BSEL[2:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). Table 17 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset, and clock synthesizer. All agents must operate at the same frequency.
Electrical Specifications 4. 5. Table 19. Overshoot is defined as the absolute value of the maximum voltage. Undershoot is defined as the absolute value of the minimum voltage. Measurement taken from differential waveform. FSB Differential Clock Specifications (1333 MHz FSB) T# Parameter Notes1 Min Nom Max Unit Figure BCLK[1:0] Frequency 331.633 — 333.367 MHz - T1: BCLK[1:0] Period 2.99970 — 3.01538 ns 4 2 — — 150 ps 4 3 T5: BCLK[1:0] Rise and Fall Slew Rate 2.
Electrical Specifications 5. 6. Figure 4. Matching applies to rising edge rate for Clock and falling edge rate for Clock#. It is measured using a ±75 mV window centered on the average cross point where Clock rising meets Clock# falling. The median cross point is used to calculate the voltage thresholds the oscilloscope is to use for the edge rate calculations.
Package Mechanical Specifications 3 Package Mechanical Specifications The processor is packaged in a Flip-Chip Land Grid Array (FC-LGA8) package that interfaces with the motherboard using an LGA775 socket. The package consists of a processor core mounted on a substrate land-carrier. An integrated heat spreader (IHS) is attached to the package substrate and core and serves as the mating surface for processor component thermal solutions, such as a heatsink.
Package Mechanical Specifications Figure 7.
Package Mechanical Specifications Figure 8.
Package Mechanical Specifications Figure 9.
Package Mechanical Specifications 3.2 Processor Component Keep-Out Zones The processor may contain components on the substrate that define component keepout zone requirements. A thermal and mechanical solution design must not intrude into the required keep-out zones. Decoupling capacitors are typically mounted to either the topside or land-side of the package substrate. See Figure 7 and Figure 8 for keep-out zones.
Package Mechanical Specifications 3.5 Package Insertion Specifications The processor can be inserted into and removed from a LGA775 socket 15 times. The socket should meet the LGA775 requirements detailed in the LGA775 Socket Mechanical Design Guide. 3.6 Processor Mass Specification The typical mass of the processor is 21.5 g [0.76 oz]. This mass [weight] includes all the components that are included in the package. 3.
Package Mechanical Specifications 3.9 Processor Land Coordinates Figure 11 shows the top view of the processor land coordinates. The coordinates are referred to throughout the document to identify processor lands. . Figure 11.
Package Mechanical Specifications 42 Datasheet
Land Listing and Signal Descriptions 4 Land Listing and Signal Descriptions This chapter provides the processor land assignment and signal descriptions. 4.1 Processor Land Assignments This section contains the land listings for the processor. The land-out footprint is shown in Figure 12 and Figure 13. These figures represent the land-out arranged by land number and they show the physical location of each signal on the package land array (top view).
Land Listing and Signal Descriptions Figure 12.
Land Listing and Signal Descriptions Figure 13.
Land Listing and Signal Descriptions Table 24. Land Name 46 Alphabetical Land Assignments Land Signal Buffer # Type Table 24.
Land Listing and Signal Descriptions Table 24. Land Name Datasheet Alphabetical Land Assignments Land Signal Buffer # Type Table 24.
Land Listing and Signal Descriptions Table 24. Land Name 48 Alphabetical Land Assignments Land Signal Buffer # Type Table 24.
Land Listing and Signal Descriptions Table 24. Land Name Datasheet Alphabetical Land Assignments Land Signal Buffer # Type Table 24.
Land Listing and Signal Descriptions Table 24. Land Name 50 Alphabetical Land Assignments Land Signal Buffer # Type Direction Table 24.
Land Listing and Signal Descriptions Table 24. Land Name Datasheet Alphabetical Land Assignments Land Signal Buffer # Type Direction Table 24.
Land Listing and Signal Descriptions Table 24. Land Name 52 Alphabetical Land Assignments Land Signal Buffer # Type Table 24.
Land Listing and Signal Descriptions Table 24. Land Name Datasheet Alphabetical Land Assignments Land Signal Buffer # Type Direction Table 24.
Land Listing and Signal Descriptions Table 24. Land Name 54 Alphabetical Land Assignments Land Signal Buffer # Type Direction Table 24.
Land Listing and Signal Descriptions Table 24. Land Name VSS Datasheet Alphabetical Land Assignments Land Signal Buffer # Type N6 Direction Table 24.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name 56 Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name Datasheet Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name 58 Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name H29 Datasheet Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name 60 Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name Datasheet Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name 62 Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name Datasheet Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name 64 Signal Buffer Type Table 25.
Land Listing and Signal Descriptions Table 25. Numerical Land Assignment Land # Land Name AL16 Datasheet VSS Signal Buffer Type Table 25.
Land Listing and Signal Descriptions 4.2 Alphabetical Signals Reference Table 26. Signal Description (Sheet 1 of 10) Name A[35:3]# Type Input/ Output Description A[35:3]# (Address) define a 236-byte physical memory address space. In sub-phase 1 of the address phase, these signals transmit the address of a transaction. In sub-phase 2, these signals transmit transaction type information. These signals must connect the appropriate pins/lands of all agents on the processor FSB.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 2 of 10) Name Type Description BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPM[5:0]# should connect the appropriate pins/lands of all processor FSB agents. BPM[5:0]# Input/ Output BPM4# provides PRDY# (Probe Ready) functionality for the TAP port.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 3 of 10) Name Type Description D[63:0]# (Data) are the data signals. These signals provide a 64bit data path between the processor FSB agents, and must connect the appropriate pins/lands on all such agents. The data driver asserts DRDY# to indicate a valid data transfer. D[63:0]# are quad-pumped signals and will, thus, be driven four times in a common clock period.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 4 of 10) Name Type Description Input DEFER# is asserted by an agent to indicate that a transaction cannot be ensured in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or input/ output agent. This signal must connect the appropriate pins/lands of all processor FSB agents.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 5 of 10) Name Type Description FERR#/PBE# Output FERR#/PBE# (floating point error/pending break event) is a multiplexed signal and its meaning is qualified by STPCLK#. When STPCLK# is not asserted, FERR#/PBE# indicates a floating-point error and will be asserted when the processor detects an unmasked floating-point error.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 6 of 10) Name ITP_CLK[1:0] LINT[1:0] Type Description Input ITP_CLK[1:0] are copies of BCLK that are used only in processor systems where no debug port is implemented on the system board. ITP_CLK[1:0] are used as BCLK[1:0] references for a debug port implemented on an interposer. If a debug port is implemented in the system, ITP_CLK[1:0] are no connects in the system. These are not processor signals.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 7 of 10) Name PWRGOOD Type Input Description PWRGOOD (Power Good) is a processor input. The processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. ‘Clean’ implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 8 of 10) Name SLP# SMI# Type Description Input SLP# (Sleep), when asserted in Extended Stop Grant or Stop Grant state, causes the processor to enter the Sleep state. In the Sleep state, the processor stops providing internal clock signals to all units, leaving only the Phase-Locked Loop (PLL) still operating. Processors in this state will not recognize snoops or interrupts.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 9 of 10) Name Type Description Output In the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached a temperature approximately 20 °C above the maximum TC. Assertion of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a level beyond where permanent silicon damage may occur.
Land Listing and Signal Descriptions Table 26. Signal Description (Sheet 10 of 10) Name Type Description VID[7:0] Output The VID (Voltage ID) signals are used to support automatic selection of power supply voltages (VCC). Refer to the Voltage Regulator Design Guide for more information. The voltage supply for these signals must be valid before the VR can supply VCC to the processor. Conversely, the VR output must be disabled until the voltage supply for the VID signals becomes valid.
Land Listing and Signal Descriptions 76 Datasheet
Thermal Specifications and Design Considerations 5 Thermal Specifications and Design Considerations 5.1 Processor Thermal Specifications The processor requires a thermal solution to maintain temperatures within the operating limits as set forth in Section 5.1.1. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the system.
Thermal Specifications and Design Considerations The case temperature is defined at the geometric top center of the processor. Analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained time periods. Intel recommends that complete thermal solution designs target the Thermal Design Power (TDP) indicated in Table 27 instead of the maximum processor power consumption.
Thermal Specifications and Design Considerations Table 28. Figure 14. Intel® Core™2 Duo Processor E8000 Series Thermal Profile Power (W) Maximum Tc (°C) Power (W) Maximum Tc (°C) Power (W) Maximum Tc (°C) 0 45.1 24 55.2 48 65.3 2 45.9 26 56.0 50 66.1 4 46.8 28 56.9 52 66.9 6 47.6 30 57.7 54 67.8 8 48.5 32 58.5 56 68.6 10 49.3 34 59.4 58 69.5 12 50.1 36 60.2 60 70.3 14 51.0 38 61.1 62 71.1 16 51.8 40 61.9 64 72.0 18 52.7 42 62.7 65 72.
Thermal Specifications and Design Considerations Table 29. Figure 15. Intel® Core™2 Duo Processor E7000 Series Thermal Profile Power (W) Maximum Tc (°C) Power Maximum Tc (°C) Power Maximum Tc (°C) 0 44.9 24 55.7 48 66.5 2 45.8 26 56.6 50 67.4 4 46.7 28 57.5 52 68.3 6 47.6 30 58.4 54 69.2 8 48.5 32 59.3 56 70.1 10 49.4 34 60.2 58 71.0 12 50.3 36 61.1 60 71.9 14 51.2 38 62.0 62 72.8 16 52.1 40 62.9 64 73.7 18 53.0 42 63.8 65 74.1 20 53.
Thermal Specifications and Design Considerations 5.1.2 Thermal Metrology The maximum and minimum case temperatures (TC) for the processor is specified in Table 27. This temperature specification is meant to help ensure proper operation of the processor. Figure 16 illustrates where Intel recommends TC thermal measurements should be made. For detailed guidelines on temperature measurement methodology, refer to the appropriate Thermal and Mechanical Design Guidelines (see Section 1.2). Figure 16.
Thermal Specifications and Design Considerations periods of TCC activation is expected to be so minor that it would be immeasurable. An under-designed thermal solution that is not able to prevent excessive activation of the TCC in the anticipated ambient environment may cause a noticeable performance loss, and in some cases may result in a TC that exceeds the specified maximum temperature and may affect the long-term reliability of the processor.
Thermal Specifications and Design Considerations Figure 17. Thermal Monitor 2 Frequency and Voltage Ordering TTM2 Temperature fMAX fTM2 Frequency VID VIDTM2 VID PROCHOT# The PROCHOT# signal is asserted when a high temperature situation is detected, regardless of whether Thermal Monitor or Thermal Monitor 2 is enabled. It should be noted that the Thermal Monitor 2 TCC cannot be activated using the ondemand mode.
Thermal Specifications and Design Considerations 5.2.4 PROCHOT# Signal An external signal, PROCHOT# (processor hot), is asserted when the processor core temperature has reached its maximum operating temperature. If the Thermal Monitor is enabled (note that the Thermal Monitor must be enabled for the processor to be operating within specification), the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or deassertion of PROCHOT#.
Thermal Specifications and Design Considerations 5.3 Platform Environment Control Interface (PECI) 5.3.1 Introduction PECI offers an interface for thermal monitoring of Intel processor and chipset components. It uses a single wire, thus alleviating routing congestion issues. PECI uses CRC checking on the host side to ensure reliable transfers between the host and client devices. Also, data transfer speeds across the PECI interface are negotiable within a wide range (2 Kbps to 2 Mbps).
Thermal Specifications and Design Considerations 5.3.2 PECI Specifications 5.3.2.1 PECI Device Address The PECI register resides at address 30h. 5.3.2.2 PECI Command Support PECI command support is covered in detail in the Platform Environment Control Interface Specification. Refer to this document for details on supported PECI command function and codes. 5.3.2.
Features 6 Features 6.1 Power-On Configuration Options Several configuration options can be configured by hardware. The processor samples the hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifications on these options, refer to Table 31. The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset.
Features Figure 19.
Features The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT powerdown state. See the Intel Architecture Software Developer's Manual, Volume 3B: System Programming Guide, Part 2 for more information. The system can generate a STPCLK# while the processor is in the HALT powerdown state. When the system de-asserts the STPCLK# interrupt, the processor will return execution to the HALT state. While in HALT powerdown state, the processor will process bus snoops.
Features While in Stop-Grant state, the processor will process a FSB snoop. 6.2.3.2 Extended Stop Grant State Extended Stop Grant is a low power state entered when the STPCLK# signal is asserted and Extended Stop Grant has been enabled using the BIOS. The processor will automatically transition to a lower frequency and voltage operating point before entering the Extended Stop Grant state.
Features Sleep state will cause unpredictable behavior. Any transition on an input signal before the processor has returned to the Stop-Grant state will result in unpredictable behavior.If RESET# is driven active while the processor is in the Sleep state, and held active as specified in the RESET# pin specification, then the processor will reset itself, ignoring the transition through the Stop-Grant state.
Features In response to entering Deeper Sleep, the processor drives the VID code corresponding to the Deeper Sleep core voltage on the VID pins. Unlike typical Dynamic VID changes (where the steps are single VID steps) the processor will perform a VID jump on the order of 100 mV. To support the Deeper Sleep State the platform must use a VRD 11.1 compliant solution. 6.2.8 Enhanced Intel SpeedStep® Technology The processor supports Enhanced Intel SpeedStep Technology.
Boxed Processor Specifications 7 Boxed Processor Specifications 7.1 Introduction The processor will also be offered as an Intel boxed processor. Intel boxed processors are intended for system integrators who build systems from baseboards and standard components. The boxed processor will be supplied with a cooling solution. This chapter documents baseboard and system requirements for the cooling solution that will be supplied with the boxed processor.
Boxed Processor Specifications 7.2 Mechanical Specifications 7.2.1 Boxed Processor Cooling Solution Dimensions This section documents the mechanical specifications of the boxed processor. The boxed processor will be shipped with an unattached fan heatsink. Figure 20 shows a mechanical representation of the boxed processor. Clearance is required around the fan heatsink to ensure unimpeded airflow for proper cooling.
Boxed Processor Specifications Figure 23. Overall View Space Requirements for the Boxed Processor 7.2.2 Boxed Processor Fan Heatsink Weight The boxed processor fan heatsink will not weigh more than 450 grams. See Chapter 5 and the appropriate Thermal and Mechanical Design Guidelines (see Section 1.2) for details on the processor weight and heatsink requirements. 7.2.
Boxed Processor Specifications The boxed processor's fanheat sink requires a constant +12 V supplied to pin 2 and does not support variable voltage control or 3-pin PWM control. The power header on the baseboard must be positioned to allow the fan heatsink power cable to reach it. The power header identification and location should be documented in the platform documentation, or on the system board itself. Figure 25 shows the location of the fan power connector relative to the processor socket.
Boxed Processor Specifications Figure 25. Baseboard Power Header Placement Relative to Processor Socket B R110 [4.33] C 7.4 Thermal Specifications This section describes the cooling requirements of the fan heatsink solution used by the boxed processor. 7.4.1 Boxed Processor Cooling Requirements The boxed processor may be directly cooled with a fan heatsink.
Boxed Processor Specifications Figure 26. Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 1 view) Figure 27.
Boxed Processor Specifications 7.4.2 Variable Speed Fan If the boxed processor fan heatsink 4-pin connector is connected to a 3-pin motherboard header it will operate as follows: The boxed processor fan will operate at different speeds over a short range of internal chassis temperatures. This allows the processor fan to operate at a lower speed and noise level, while internal chassis temperatures are low.
Boxed Processor Specifications Table 33. Fan Heatsink Power and Signal Specifications Boxed Processor Fan Heatsink Set Point (°C) Boxed Processor Fan Speed Notes X ≤ 30 When the internal chassis temperature is below or equal to this set point, the fan operates at its lowest speed. Recommended maximum internal chassis temperature for nominal operating environment. 1 Y = 35 When the internal chassis temperature is at this point, the fan operates between its lowest and highest speeds.
Debug Tools Specifications 8 Debug Tools Specifications 8.1 Logic Analyzer Interface (LAI) Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Intel Core™2 Duo processor E8000 and E7000 series systems. Tektronix and Agilent should be contacted to get specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor.
Debug Tools Specifications 102 Datasheet