Datasheet

Pentium
®
III Xeon™ Processor at 500 and 550 MHz
6
Datasheet
9.1.47 SLP# (I) ..................................................................................................96
9.1.48 SMBALERT# (O)....................................................................................96
9.1.49 SMBCLK (I) ............................................................................................96
9.1.50 SMBDAT (I/O) ........................................................................................96
9.1.51 SMI# (I) ..................................................................................................96
9.1.52 STPCLK# (I)...........................................................................................97
9.1.53 TCK (I)....................................................................................................97
9.1.54 TDI (I) .....................................................................................................97
9.1.55 TDO (O) .................................................................................................97
9.1.56 TEST_25_A62 (I) ...................................................................................97
9.1.57 TEST_VCC_CORE_XXX (I)...................................................................97
9.1.58 THERMTRIP# (O) ..................................................................................97
9.1.59 TMS (I) ...................................................................................................98
9.1.60 TRDY# (I)...............................................................................................98
9.1.61 TRST# (I) ...............................................................................................98
9.1.62 VID_L2[4:0], VID_CORE[4:0](O)............................................................98
9.1.63 WP (I) .....................................................................................................98
9.2 Signal Summaries...............................................................................................98
Figures
1 Timing Diagram of Clock Ratio Signals...............................................................15
2 Logical Schematic for Clock Ratio Pin Sharing...................................................15
3 I-V Curve for nMOS Device.................................................................................23
4 BCLK, PICCLK, TCK Generic Clock Waveform..................................................29
5 SMBCLK Clock Waveform..................................................................................29
6 Valid Delay Timings ............................................................................................29
7 Setup and Hold Timings......................................................................................30
8 FRC Mode BCLK to PICCLK Timing...................................................................30
9 System Bus Reset and Configuration Timings....................................................31
10 Power-On Reset and Configuration Timings.......................................................31
11 Test Timings (Boundary Scan)............................................................................32
12 Test Reset Timings .............................................................................................32
13 BCLK, TCK, PICCLK Generic Clock Waveform at the Processor Core Pins......33
14 Low to High AGTL+ Receiver Ringback Tolerance.............................................34
15 Non-AGTL+ Overshoot/Undershoot, Settling Limit, and Ringback .....................35
16 Stop Clock State Machine...................................................................................38
17 Logical Schematic of SMBus Circuitry ................................................................40
18 Thermal Plate View.............................................................................................50
19 Plate Flatness Reference....................................................................................51
20 Interface Agent Dispensing Areas and Thermal Plate Temperature
Measurement Points ...........................................................................................53
21 Technique for Measuring T
PLATE
with 0° Angle Attachment...............................54
22 Technique for Measuring T
PLATE
with 90° Angle Attachment.............................54
23 Guideline Locations for Cover Temperature (T
COVER
) Thermocouple
Placement ...........................................................................................................55
24 Isometric View of Pentium
®
III Xeon™ Processor S.E.C. Cartridge ...................56
25 S.E.C. Cartridge Cooling Solution Attach Details (Notes follow Figure 27) ........57
26 S.E.C. Cartridge Retention Enabling Details (Notes follow Figure 27) ...............58
27 S.E.C. Cartridge Retention Enabling Details.......................................................59
28 Side View of Connector Mating Details...............................................................60