Datasheet

Datasheet 73
Register Description
2.10.18 MC_CHANNEL_0_ODT_PARAMS2
MC_CHANNEL_1_ODT_PARAMS2
MC_CHANNEL_2_ODT_PARAMS2
This register contains parameters that specify Forcing ODT on Specific ranks. This
register is used in debug only and not during normal operation.
2.10.19 MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_RD
MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_RD
MC_CHANNEL_2_ODT_MATRIX_RANK_0_3_RD
This register contains the ODT activation matrix for RANKS 0 to 3 for Reads.
Device: 4, 5, 6
Function: 0
Offset: A0h
Access as a Dword
Bit Type
Reset
Value
Description
9RW0MCODT_Writes. Drive MC ODT on reads and writes.
8RW0FORCE_MCODT. Force MC ODT to always be asserted.
7RW0FORCE_ODT7. Force ODT for Rank7 to always be asserted.
6RW0FORCE_ODT6. Force ODT for Rank6 to always be asserted.
5RW0FORCE_ODT5. Force ODT for Rank5 to always be asserted.
4RW0FORCE_ODT4. Force ODT for Rank4 to always be asserted.
3RW0FORCE_ODT3. Force ODT for Rank3 to always be asserted.
2RW0FORCE_ODT2. Force ODT for Rank2 to always be asserted.
1RW0FORCE_ODT1. Force ODT for Rank1 to always be asserted.
0RW0FORCE_ODT0. Force ODT for Rank0 to always be asserted.
Device: 4, 5, 6
Function: 0
Offset: A4h
Access as a Dword
Bit Type
Reset
Value
Description
31:24 RW 1 ODT_RD3. Bit patterns driven out onto ODT pins when Rank3 is read.
23:16 RW 1 ODT_RD2. Bit patterns driven out onto ODT pins when Rank2 is read.
15:8 RW 4 ODT_RD1. Bit patterns driven out onto ODT pins when Rank1 is read.
7:0 RW 4 ODT_RD0. Bit patterns driven out onto ODT pins when Rank0 is read.