Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 18-131
DEBUGGING AND PERFORMANCE MONITORING
ISNPQ event — This event detects the occurrence of microarchitectural
conditions related to the iSNPQ unit. It provides two MSRs: MSR_IFSB_ISNPQ0
and MSR_IFSB_ISNPQ1. Configure sub-event qualifications and enable/disable
functions using the high 32 bits of the MSRs. The low 32-bits act as a 32-bit event
counter. Counting starts after software writes a non-zero value to one or more of
the upper 32-bits. See Figure 18-50.
Figure 18-49. MSR_IFSB_IBUSQx, Addresses: 107CCH and 107CDH
L3_state_match
46 3845 37 36 3334
Saturate
Fill_match
Eviction_match
Snoop_match
Type_match
T1_match
T0_match
Reserved
63
56
55
48 32
49
57585960
35
1
1
32 bit event count
0
31
MSR_IFSB_IBUSQx, Addresses: 107CCH and 107CDH