Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 18-133
DEBUGGING AND PERFORMANCE MONITORING
IBUSQ Latency event — This event accumulates weighted cycle counts for
latency measurement of transactions in the iBUSQ unit. The count is enabled by
setting MSR_IFSB_CTRL6[bit 26] to 1; the count freezes after software sets
MSR_IFSB_CTRL6[bit 26] to 0. MSR_IFSB_CNTR7 acts as a 64-bit event
counter for this event. See Figure 18-52.
Figure 18-51. MSR_EFSB_DRDYx, Addresses: 107D0H and 107D1H
Other
49
38
50
37 36 3334
Saturate
Own
Reserved
63
56
55
48
32
57585960
35
39
31
0
32 bit event count
MSR_EFSB_DRDYx, Addresses: 107D0H and 107D1H