Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 18-135
DEBUGGING AND PERFORMANCE MONITORING
Figure 18-53 for the block configuration of six processor cores and the L3/Caching
bus controller sub-system in Intel Xeon processor 7400 series. Figure 18-53 shows
the block configuration of two processor cores (four logical processors) and the
L3/Caching bus controller sub-system in Intel Xeon processor 7100 series.
Almost all of the performance monitoring capabilities available to processor cores
with the same CPUID signatures (see Section 18.12 and Section 18.19) apply to Intel
Xeon processor 7100 series. The MSRs used by performance monitoring interface are
shared between two logical processors in the same processor core.
The performance monitoring capabilities available to processor with
DisplayFamily_DisplayModel signature 06_17H also apply to Intel Xeon processor
7400 series. Each processor core provides its own set of MSRs for performance moni-
toring interface.
The IOQ_allocation and IOQ_active_entries events are not supported in Intel Xeon
processor 7100 series and 7400 series. Additional performance monitoring capabili-
ties applicable to the L3/caching bus controller sub-system are described in this
section.
Figure 18-53. Block Diagram of Intel Xeon Processor 7400 Series
SDI interface
L2
SDI interface
L2
L3
GBSQ, GSNPQ,
GINTQ, ...
FSB
SDI
SDI interface
L2
Core
Core
Core
Core
Core
Core