Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
18-140 Vol. 3
DEBUGGING AND PERFORMANCE MONITORING
the lower two bits (bit 55, 54) differ slightly between Intel Xeon processor 7100
and 7400.
For Intel Xeon processor 7100 series, if bit 56 is set, the valid encodings for the
lower two bits (bit 55, 54) are
00B: Match transactions from only one core (irrespective which core) in the
physical package
01B: Match transactions from this core and not the other core
10B: Match transactions from the other core in the physical package, but not
this core
11B: Match transaction from both cores in the physical package
For Intel Xeon processor 7400 series, if bit 56 is set, the valid encodings for the
lower two bits (bit 55, 54) are
00B: Match transactions from only one dual-core module (irrespective which
module) in the physical package
01B: Match transactions from one or more dual-core modules.
10B: Match transactions from two or more dual-core modules.
11B: Match transaction from all three dual-core modules in the physical
package
Block_Snoop (bit 57): specifies blocked snoop.
For each counting clock domain, if all six attributes match, event logic signals to
increment the event count field.