Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
18-24 Vol. 3
DEBUGGING AND PERFORMANCE MONITORING
Table 18-7. LBR MSR Stack Structure for the Pentium
®
4 and
the Intel
®
Xeon
®
Processor Family
LBR MSRs for Family 0FH, Models 0H-02H;
MSRs at locations 1DBH-1DEH.
Decimal Value of TOS Pointer in
MSR_LASTBRANCH_TOS (bits 0-1)
MSR_LASTBRANCH_0
MSR_LASTBRANCH_1
MSR_LASTBRANCH_2
MSR_LASTBRANCH_3
0
1
2
3
LBR MSRs for Family 0FH, Models; MSRs at
locations 680H-68FH.
Decimal Value of TOS Pointer in
MSR_LASTBRANCH_TOS (bits 0-3
MSR_LASTBRANCH_0_FROM_LIP
MSR_LASTBRANCH_1_FROM_LIP
MSR_LASTBRANCH_2_FROM_LIP
MSR_LASTBRANCH_3_FROM_LIP
MSR_LASTBRANCH_4_FROM_LIP
MSR_LASTBRANCH_5_FROM_LIP
MSR_LASTBRANCH_6_FROM_LIP
MSR_LASTBRANCH_7_FROM_LIP
MSR_LASTBRANCH_8_FROM_LIP
MSR_LASTBRANCH_9_FROM_LIP
MSR_LASTBRANCH_10_FROM_LIP
MSR_LASTBRANCH_11_FROM_LIP
MSR_LASTBRANCH_12_FROM_LIP
MSR_LASTBRANCH_13_FROM_LIP
MSR_LASTBRANCH_14_FROM_LIP
MSR_LASTBRANCH_15_FROM_LIP
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15