Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
23-8 Vol. 3
VM EXITS
5:4 Access type:
0= MOV to CR
1= MOV from CR
2= CLTS
3= LMSW
6LMSW operand type:
0= register
1 = memory
For CLTS and MOV CR, cleared to 0
7 Reserved (cleared to 0)
11:8 For MOV CR, the general-purpose register:
0= RAX
1= RCX
2= RDX
3= RBX
4= RSP
5= RBP
6= RSI
7= RDI
8–15 represent R8–R15, respectively (used only on processors that support
Intel 64 architecture)
For CLTS and LMSW, cleared to 0
15:12 Reserved (cleared to 0)
31:16 For LMSW, the LMSW source data
For CLTS and MOV CR, cleared to 0
63:32 Reserved (cleared to 0). These bits exist only on processors that support Intel
64 architecture.
Table 23-3. Exit Qualification for Control-Register Accesses (Contd.)
Bit Positions Contents