Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 A-5
PERFORMANCE-MONITORING EVENTS
0EH 01H UOPS_ISSUED.ANY Counts the number of Uops issued
by the Register Allocation Table to
the Reservation Station, i.e. the
UOPs issued from the front end to
the back end.
0EH 01H UOPS_ISSUED.STALL
ED_CYCLES
Counts the number of cycles no
Uops issued by the Register
Allocation Table to the Reservation
Station, i.e. the UOPs issued from
the front end to the back end.
set “invert=1,
cmask = 1“
0EH 02H UOPS_ISSUED.FUSED Counts the number of fused Uops
that were issued from the Register
Allocation Table to the Reservation
Station.
0FH 02H MEM_UNCORE_RETI
RED.OTHER_CORE_L
2_HITM
Counts number of memory load
instructions retired where the
memory reference hit modified
data in a sibling core residing on the
same socket.
0FH 08H MEM_UNCORE_RETI
RED.REMOTE_CACHE
_LOCAL_HOME_HIT
Counts number of memory load
instructions retired where the
memory reference missed the L1,
L2 and LLC caches and HIT in a
remote socket's cache. Only counts
locally homed lines.
0FH 10H MEM_UNCORE_RETI
RED.REMOTE_DRAM
Counts number of memory load
instructions retired where the
memory reference missed the L1,
L2 and LLC caches and was
remotely homed. This includes both
DRAM access and HITM in a remote
socket's cache for remotely homed
lines.
Table A-2. Non-Architectural Performance Events In the Processor Core for Intel Core
i7 Processors
Event
Num.
Umask
Value
Event Mask
Mnemonic Description Comment