Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
A-12 Vol. 3
PERFORMANCE-MONITORING EVENTS
27H 08H L2_WRITE.RFO.M_ST
ATE
Counts number of L2 store RFO
requests where the cache line to be
loaded is in the M (modified) state.
The L1D prefetcher does not issue
a RFO prefetch.
This is a demand
RFO request
27H 0EH L2_WRITE.RFO.HIT Counts number of L2 store RFO
requests where the cache line to be
loaded is in either the S, E or M
states. The L1D prefetcher does
not issue a RFO prefetch.
This is a demand
RFO request
27H 0FH L2_WRITE.RFO.MESI Counts all L2 store RFO
requests.The L1D prefetcher does
not issue a RFO prefetch.
This is a demand
RFO request
27H 10H L2_WRITE.LOCK.I_ST
ATE
Counts number of L2 demand lock
RFO requests where the cache line
to be loaded is in the I (invalid)
state, i.e. a cache miss.
27H 20H L2_WRITE.LOCK.S_S
TATE
Counts number of L2 lock RFO
requests where the cache line to be
loaded is in the S (shared) state.
27H 40H L2_WRITE.LOCK.E_S
TATE
Counts number of L2 demand lock
RFO requests where the cache line
to be loaded is in the E (exclusive)
state.
27H 80H L2_WRITE.LOCK.M_S
TATE
Counts number of L2 demand lock
RFO requests where the cache line
to be loaded is in the M (modified)
state.
27H E0H L2_WRITE.LOCK.HIT Counts number of L2 demand lock
RFO requests where the cache line
to be loaded is in either the S, E, or
M state.
27H F0H L2_WRITE.LOCK.MESI Counts all L2 demand lock RFO
requests.
28H 01H L1D_WB_L2.I_STATE Counts number of L1 writebacks to
the L2 where the cache line to be
written is in the I (invalid) state, i.e.
a cache miss.
Table A-2. Non-Architectural Performance Events In the Processor Core for Intel Core
i7 Processors
Event
Num.
Umask
Value
Event Mask
Mnemonic Description Comment