Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 A-43
PERFORMANCE-MONITORING EVENTS
25H 01H UNC_QHL_CONFLICT
_CYCLES.IOH
Counts cycles the Quickpath Home
Logic IOH Tracker contains two or
more requests with an address
conflict. A max of 3 requests can be
in conflict.
25H 02H UNC_QHL_CONFLICT
_CYCLES.REMOTE
Counts cycles the Quickpath Home
Logic Remote Tracker contains two
or more requests with an address
conflict. A max of 3 requests can be
in conflict.
25H 04H UNC_QHL_CONFLICT
_CYCLES.LOCAL
Counts cycles the Quickpath Home
Logic Local Tracker contains two or
more requests with an address
conflict. A max of 3 requests can
be in conflict.
26H 01H UNC_QHL_TO_QMC_
BYPASS
Counts number or requests to the
Quickpath Memory Controller that
bypass the Quickpath Home Logic.
All local accesses can be bypassed.
For remote requests, only read
requests can be bypassed.
27H 01H UNC_QMC_NORMAL_
FULL.READ.CH0
Uncore cycles all the entries in the
DRAM channel 0 medium or low
priority queue are occupied with
read requests.
27H 02H UNC_QMC_NORMAL_
FULL.READ.CH1
Uncore cycles all the entries in the
DRAM channel 1 medium or low
priority queue are occupied with
read requests.
27H 04H UNC_QMC_NORMAL_
FULL.READ.CH2
Uncore cycles all the entries in the
DRAM channel 2 medium or low
priority queue are occupied with
read requests.
27H 08H UNC_QMC_NORMAL_
FULL.WRITE.CH0
Uncore cycles all the entries in the
DRAM channel 0 medium or low
priority queue are occupied with
write requests.
Table A-3. Non-Architectural Performance Events In the Processor Uncore for Intel
Core i7 Processors
Event
Num.
Umask
Value
Event Mask
Mnemonic Description Comment