Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
A-46 Vol. 3
PERFORMANCE-MONITORING EVENTS
2CH 04H UNC_QMC_NORMAL_
READS.CH2
Counts the number of Quickpath
Memory Controller channel 2
medium and low priority read
requests. The QMC channel 2
normal read occupancy divided by
this count provides the average
QMC channel 2 read latency.
2CH 07H UNC_QMC_NORMAL_
READS.ANY
Counts the number of Quickpath
Memory Controller medium and low
priority read requests. The QMC
normal read occupancy divided by
this count provides the average
QMC read latency.
2DH 01H UNC_QMC_HIGH_PRI
ORITY_READS.CH0
Counts the number of Quickpath
Memory Controller channel 0 high
priority isochronous read requests.
2DH 02H UNC_QMC_HIGH_PRI
ORITY_READS.CH1
Counts the number of Quickpath
Memory Controller channel 1 high
priority isochronous read requests.
2DH 04H UNC_QMC_HIGH_PRI
ORITY_READS.CH2
Counts the number of Quickpath
Memory Controller channel 2 high
priority isochronous read requests.
2DH 07H UNC_QMC_HIGH_PRI
ORITY_READS.ANY
Counts the number of Quickpath
Memory Controller high priority
isochronous read requests.
2EH 01H UNC_QMC_CRITICAL_
PRIORITY_READS.CH
0
Counts the number of Quickpath
Memory Controller channel 0 critical
priority isochronous read requests.
2EH 02H UNC_QMC_CRITICAL_
PRIORITY_READS.CH
1
Counts the number of Quickpath
Memory Controller channel 1 critical
priority isochronous read requests.
2EH 04H UNC_QMC_CRITICAL_
PRIORITY_READS.CH
2
Counts the number of Quickpath
Memory Controller channel 2 critical
priority isochronous read requests.
2EH 07H UNC_QMC_CRITICAL_
PRIORITY_READS.AN
Y
Counts the number of Quickpath
Memory Controller critical priority
isochronous read requests.
Table A-3. Non-Architectural Performance Events In the Processor Uncore for Intel
Core i7 Processors
Event
Num.
Umask
Value
Event Mask
Mnemonic Description Comment