Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
A-48 Vol. 3
PERFORMANCE-MONITORING EVENTS
31H 02H UNC_QMC_PRIORITY
_UPDATES.CH1
Counts number of DRAM channel 1
priority updates. A priority update
occurs when an ISOC high or critical
request is received by the QHL and
there is a matching request with
normal priority that has already
been issued to the QMC. In this
instance, the QHL will send a
priority update to QMC to expedite
the request.
31H 04H UNC_QMC_PRIORITY
_UPDATES.CH2
Counts number of DRAM channel 2
priority updates. A priority update
occurs when an ISOC high or critical
request is received by the QHL and
there is a matching request with
normal priority that has already
been issued to the QMC. In this
instance, the QHL will send a
priority update to QMC to expedite
the request.
31H 07H UNC_QMC_PRIORITY
_UPDATES.ANY
Counts number of DRAM priority
updates. A priority update occurs
when an ISOC high or critical
request is received by the QHL and
there is a matching request with
normal priority that has already
been issued to the QMC. In this
instance, the QHL will send a
priority update to QMC to expedite
the request.
33H 04H UNC_QHL_FRC_ACK_
CNFLTS.LOCAL
Counts number of Force
Acknowledge Conflict messages
sent by the Quickpath Home Logic
to the local home.
Table A-3. Non-Architectural Performance Events In the Processor Uncore for Intel
Core i7 Processors
Event
Num.
Umask
Value
Event Mask
Mnemonic Description Comment