Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 A-55
PERFORMANCE-MONITORING EVENTS
63H 20H UNC_DRAM_READ_C
AS.AUTOPRE_CH2
Counts the number of times a read
CAS command was issued on DRAM
channel 2 where the command
issued used the auto-precharge
(auto page close) mode.
64H 01H UNC_DRAM_WRITE_
CAS.CH0
Counts the number of times a write
CAS command was issued on DRAM
channel 0.
64H 02H UNC_DRAM_WRITE_
CAS.AUTOPRE_CH0
Counts the number of times a write
CAS command was issued on DRAM
channel 0 where the command
issued used the auto-precharge
(auto page close) mode.
64H 04H UNC_DRAM_WRITE_
CAS.CH1
Counts the number of times a write
CAS command was issued on DRAM
channel 1.
64H 08H UNC_DRAM_WRITE_
CAS.AUTOPRE_CH1
Counts the number of times a write
CAS command was issued on DRAM
channel 1 where the command
issued used the auto-precharge
(auto page close) mode.
64H 10H UNC_DRAM_WRITE_
CAS.CH2
Counts the number of times a write
CAS command was issued on DRAM
channel 2.
64H 20H UNC_DRAM_WRITE_
CAS.AUTOPRE_CH2
Counts the number of times a write
CAS command was issued on DRAM
channel 2 where the command
issued used the auto-precharge
(auto page close) mode.
65H 01H UNC_DRAM_REFRES
H.CH0
Counts number of DRAM channel 0
refresh commands. DRAM loses
data content over time. In order to
keep correct data content, the data
values have to be refreshed
periodically.
Table A-3. Non-Architectural Performance Events In the Processor Uncore for Intel
Core i7 Processors
Event
Num.
Umask
Value
Event Mask
Mnemonic Description Comment