Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
A-106 Vol. 3
PERFORMANCE-MONITORING EVENTS
25H See
Table
18-11
L2_M_LINES_IN L2 cache line
modifications
This event counts whenever a modified
cache line is written back from the L1 data
cache to the L2 cache.
This event can count occurrences for this
core or both cores.
26H See
Table
18-11
and
Table
18-13
L2_LINES_OUT L2 cache lines
evicted
This event counts the number of L2 cache
lines evicted.
This event can count occurrences for this
core or both cores. This event can also count
evictions due to demand requests and L2
hardware prefetch requests together or
separately.
27H See
Table
18-11
and
Table
18-13
L2_M_LINES_O
UT
Modified lines
evicted from
the L2 cache
This event counts the number of L2 modified
cache lines evicted. These lines are written
back to memory unless they also exist in a
shared-state in one of the L1 data caches.
This event can count occurrences for this
core or both cores. This event can also count
evictions due to demand requests and L2
hardware prefetch requests together or
separately.
28H See
Table
18-11
and
Table
18-14
L2_IFETCH L2 cacheable
instruction
fetch requests
This event counts the number of instruction
cache line requests from the ICache. It does
not include fetch requests from uncacheable
memory. It does not include ITLB miss
accesses.
This event can count occurrences for this
core or both cores. This event can also count
accesses to cache lines at different MESI
states.
Table A-7. Non-Architectural Performance Events for Intel Atom Processors
Event
Num.
Umask
Value Event Name Definition Description and Comment