Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
A-108 Vol. 3
PERFORMANCE-MONITORING EVENTS
2EH 41H L2_RQSTS.SELF.
DEMAND.I_STAT
E
L2 cache
demand
requests from
this core that
missed the L2
This event counts all completed L2 cache
demand requests from this core that miss the
L2 cache. This includes L1 data cache reads,
writes, and locked accesses, L1 data prefetch
requests, and instruction fetches.
This is an architectural performance event.
2EH 4FH L2_RQSTS.SELF.
DEMAND.MESI
L2 cache
demand
requests from
this core
This event counts all completed L2 cache
demand requests from this core. This includes
L1 data cache reads, writes, and locked
accesses, L1 data prefetch requests, and
instruction fetches.
This is an architectural performance event.
30H See
Table
18-11,
Table
18-13
and
Table
18-14
L2_REJECT_BUS
Q
Rejected L2
cache requests
This event indicates that a pending L2 cache
request that requires a bus transaction is
delayed from moving to the bus queue. Some
of the reasons for this event are:
- The bus queue is full.
- The bus queue already holds an entry for a
cache line in the same set.
The number of events is greater or equal to
the number of requests that were rejected.
- for this core or both cores.
- due to demand requests and L2 hardware
prefetch requests together, or separately.
- of accesses to cache lines at different MESI
states.
32H See
Table
18-11
L2_NO_REQ Cycles no L2
cache requests
are pending
This event counts the number of cycles that
no L2 cache requests are pending.
3AH 00H EIST_TRANS Number of
Enhanced Intel
SpeedStep(R)
Technology
(EIST)
transitions
This event counts the number of Enhanced
Intel SpeedStep(R) Technology (EIST)
transitions that include a frequency change,
either with or without VID change. This event
is incremented only while the counting core is
in C0 state. Since the CxE states include an
EIST transition, the event will be incremented
accordingly.
Table A-7. Non-Architectural Performance Events for Intel Atom Processors
Event
Num.
Umask
Value Event Name Definition Description and Comment