Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 A-127
PERFORMANCE-MONITORING EVENTS
2EH L2_Rqsts Requires
MESI
qualification
L2 cache reference requests Requires core-
specificity, HW
prefetch
qualification
30H L2_Reject_Cycles Requires
MESI
qualification
Cycles L2 is busy and rejecting
new requests.
32H L2_No_Request_
Cycles
Requires
MESI
qualification
Cycles there is no request to
access L2.
3AH EST_Trans_All 00H Any Intel Enhanced SpeedStep(R)
Technology transitions
3AH EST_Trans_All 10H Intel Enhanced SpeedStep
Technology frequency transitions
3BH Thermal_Trip C0H Duration in a thermal trip based on
the current core clock
Use edge
trigger to count
occurrence
3CH NonHlt_Ref_Cycles 01H Non-halted bus cycles
3CH Serial_Execution_
Cycles
02H Non-halted bus cycles of this core
executing code while the other
core is halted
40H DCache_Cache_LD Requires
MESI
qualification
L1 cacheable data read operations
41H DCache_Cache_ST Requires
MESI
qualification
L1 cacheable data write
operations
42H DCache_Cache_
Lock
Requires
MESI
qualification
L1 cacheable lock read operations
to invalid state
43H Data_Mem_Ref 01H L1 data read and writes of
cacheable and non-cacheable
types
44H Data_Mem_Cache_
Ref
02H L1 data cacheable read and write
operations
45H DCache_Repl 0FH L1 data cache line replacements
46H DCache_M_Repl 00H L1 data M-state cache line
allocated
Table A-8. Non-Architectural Performance Events
in Intel Core Solo and Intel Core Duo Processors (Contd.)
Event
Num.
Event Mask
Mnemonic
Umask
Value Description Comment