Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
Vol. 3 A-153
PERFORMANCE-MONITORING EVENTS
6b:This event may undercount for
requests of read request of
16-byte operands from WC or
UC address.
6c: This event may undercount WC
partial requests originated
from store operands that are
dwords.
bsq_active_
entries
This event represents the number
of BSQ entries (clipped at 15)
currently active (valid) which meet
the subevent mask criteria during
allocation in the BSQ. Active
request entries are allocated on
the BSQ until de-allocated.
De-allocation of an entry does not
necessarily imply the request is
filled. This event must be
programmed in conjunction with
BSQ_allocation. Specify one or
more event mask bits to select
the transactions that is counted.
ESCR restrictions ESCR1
Counter numbers
per ESCR
ESCR1: 2, 3
ESCR Event Select 06H ESCR[30:25]
ESCR Event Mask ESCR[24:9]
CCCR Select 07H CCCR[15:13]
Event Specific
Notes
1: Specified desired mask bits in
ESCR0 and ESCR1.
2: See the BSQ_allocation event
for descriptions of the mask
bits.
3: Edge triggering should not be
used when counting cycles.
Table A-9. Performance Monitoring Events Supported by Intel NetBurst
Microarchitecture for Non-Retirement Counting (Contd.)
Event Name Event Parameters Parameter Value Description