Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-8 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
15:0 CS Selector
63:16 Reserved
175H 373 IA32_SYSENTER_ESP SYSENTER_ESP_MSR (R/W) 06_01H
176H 374 IA32_SYSENTER_EIP SYSENTER_EIP_MSR (R/W) 06_01H
179H 377 IA32_MCG_CAP
(MCG_CAP)
Global Machine Check
Capability (RO)
06_01H
7:0 Count: Number of reporting
banks
8 MCG_CTL_P: IA32_MCG_CTL
is present if this bit is set
9 MCG_EXT_P: Extended
machine check state
registers are present if this
bit is set
10 MCP_CMCI_P: Support for
corrected MC error event is
present.
06_1AH
11 MCG_TES_P: Threshold-
based error status register
are present if this bit is set.
15:12 Reserved
23:16 MCG_EXT_CNT: Number of
extended machine check
state registers present.
63:24 Reserved
17AH 378 IA32_MCG_STATUS
(MCG_STATUS)
Global Machine Check Status
(RO)
06_01H
17BH 379 IA32_MCG_CTL (MCG_CTL) Global Machine Check
Control (R/W)
06_01H
180H-
185H
384-
389
Reserved 06_0EH
1
186H 390 IA32_PERFEVTSEL0
(PERFEVTSEL0)
Performance Event Select
Register 0 (R/W)
06_0EH
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal