Intel 64 and IA-32 Architectures Software Developers Manual Volume 3B, System Programming Guide Part 2

Table Of Contents
B-10 Vol. 3
MODEL-SPECIFIC REGISTERS (MSRS)
188H-
197H
392-
407
Reserved 06_0EH
2
198H 408 IA32_PERF_STATUS (RO) 0F_03H
15:0 Current performance State
Value
63:16 Reserved
199H 409 IA32_PERF_CTL (R/W) 0F_03H
15:0 Target performance State
Value
31:16 Reserved
32 IDA Engage. (R/W)
When set to 1: disengages
IDA
06_0FH (Mobile)
63:33 Reserved
19AH 410 IA32_CLOCK_MODULATIO
N
Clock Modulation Control
(R/W)
See Section 13.5.3,
“Software Controlled Clock
Modulation.
0F_0H
0Reserved
3:1 On-Demand Clock
Modulation Duty Cycle:
Specific encoded values for
target duty cycle modulation
4 On-Demand Clock
Modulation Enable: Set 1 to
enable modulation
63:16 Reserved
Table B-2. IA-32 Architectural MSRs (Contd.)
Register Address Architectural MSR Name
and bit fields
(Former MSR Name) MSR/Bit Description
Introduced as
Architectural
MSR
Hex Decimal